|                                                                                                               |                                                                          |                                                   |                              |                         |                        |                 | VE VIOI   | ONS                 |                  |           |                       |                 |                               |                          |                 |             |       |     |
|---------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------|---------------------------------------------------|------------------------------|-------------------------|------------------------|-----------------|-----------|---------------------|------------------|-----------|-----------------------|-----------------|-------------------------------|--------------------------|-----------------|-------------|-------|-----|
| LTR                                                                                                           |                                                                          |                                                   | [                            | DESCR                   | IPTIO                  | N               |           |                     |                  |           | DA                    | ATE (Y          | R-MO-I                        | DA)                      |                 | APPF        | ROVED | )   |
| А                                                                                                             | Table I, correct s<br>supply to enable<br>I <sub>IO</sub> and correct to | power O                                           | K outpu                      | ut. Cha                 | ande m                 | aximur          | n test li | and min<br>mit to n | iimum<br>ninimur | m for     | 89-10-31              |                 |                               | M. A.FRYE                |                 |             |       |     |
| В                                                                                                             | Add case outline                                                         | Add case outline 2. Editorial changes throughout. |                              |                         |                        |                 |           |                     | 90-07-23         |           |                       |                 | M. A. FRYE                    |                          |                 |             |       |     |
| С                                                                                                             | Changes in accordance with N.O.R 5962-R265-94.                           |                                                   |                              |                         |                        |                 |           |                     |                  | 94-0      | )8-31                 |                 | M. A. FRYE                    |                          |                 |             |       |     |
| D                                                                                                             | Drawing updated to reflect current requirementsro                        |                                                   |                              |                         |                        |                 |           |                     | 01-0             | )5-22     |                       | R. MONNIN       |                               |                          |                 |             |       |     |
| E                                                                                                             | Update drawing                                                           | as part of                                        | f 5 year                     | review                  | ırrp                   |                 |           |                     |                  |           |                       | 07-0            | )7-31                         |                          | RC              | DBERT       | M. HE | BER |
|                                                                                                               |                                                                          |                                                   |                              |                         |                        |                 |           |                     |                  |           |                       |                 |                               |                          |                 |             |       |     |
| REV<br>SHEET<br>REV<br>SHEET                                                                                  | L FIRST PAGE OF                                                          |                                                   |                              | G HAS E                 |                        |                 |           | E                   | F                | F         |                       | F               |                               |                          |                 |             |       |     |
| REV<br>SHEET<br>REV                                                                                           |                                                                          | THIS DR                                           | /                            | S HAS E                 | BEEN I                 | REPLA<br>E<br>2 | E 3       | E 4                 | E 5              | E 6       | E 7                   | E 8             | E 9                           | E 10                     |                 |             |       |     |
| REV SHEET REV SHEET REV STATUS OF SHEETS PMIC N/A STAI                                                        | NDARD<br>DCIRCUIT                                                        | REV<br>SHE<br>PRE<br>J                            | /                            | ) BY<br>H A. KE         | E 1                    | E               | E         |                     | 5                | 6<br>EFEN | 7<br>SE SI            | 8<br>UPPL       | 9<br>.Y CE                    |                          | 218-3           | _           | SUS   |     |
| REV SHEET REV SHEET REV STATUS OF SHEETS PMIC N/A  STAI MICRO DRA  THIS DRAWIN FOR U DEPAI AND AGEN           | NDARD                                                                    | REV<br>SHE<br>PRE<br>J                            | / PARECIOSEPH CKED   . R. CC | D BY<br>D BY<br>D BY    | E 1  ERBY  RYE         | E 2             | E         | 4 MIC               | DI CROC          | 6 EFEN CO | SE SI<br>DLUM<br>http | UPPLIBUS:       | 9<br>.Y CE<br>, OHIO<br>/w.ds | 10<br>NTER<br>O 432      | 218-39<br>a.mil | 990<br>PPLY |       |     |
| REV SHEET REV SHEET REV STATUS OF SHEETS PMIC N/A  STAI MICRO DRA  THIS DRAWIN FOR U DEPAI AND AGEN DEPARTMEN | NDARD DCIRCUIT AWING  NG IS AVAILABLE ISE BY ALL RTMENTS NCIES OF THE    | REV<br>SHE<br>PRE<br>J<br>CHE<br>D                | / PARECIOSEPH CKED   . R. CC | D BY D BY APPRO 88-10-2 | E 1  ERBY  RYE  DVAL D | E 2             | E         | MIC<br>LIN          | DI CROC          | 6 CA      | SE SI<br>DLUM<br>http | BUPPLIBUS:://ww | 9<br>.Y CE<br>, OHIO<br>/w.ds | NTER<br>O 432<br>Sec.dla | 218-39<br>a.mil | 990<br>PPLY | AND   |     |

# 1. SCOPE

- 1.1 <u>Scope</u>. This drawing describes device requirements for MIL-STD-883 compliant, non-JAN class level B microcircuits in accordance with MIL-PRF-38535, appendix A.
  - 1.2 Part or Identifying Number (PIN). The complete PIN is as shown in the following example:



1.2.1 Device type(s). The device type(s) identify the circuit function as follows:

| Device type | Generic number | <u>Circuit function</u>      |
|-------------|----------------|------------------------------|
| 01          | UC1903         | Quad supply and line monitor |

1.2.2 <u>Case outline(s)</u>. The case outline(s) are as designated in MIL-STD-1835 and as follows:

| Outline letter | Descriptive designator | <u>Terminals</u> | Package style                |
|----------------|------------------------|------------------|------------------------------|
| V              | GDIP1-T18 or CDIP2-T18 | 18               | Dual-in-line                 |
| 2              | CQCC1-N20              | 20               | Square leadless chip carrier |

- 1.2.3 Lead finish. The lead finish is as specified in MIL-PRF-38535, appendix A.
- 1.3 Absolute maximum ratings. 1/

| Supply voltage (+V <sub>IN</sub> )                      | . +40 V dc           |
|---------------------------------------------------------|----------------------|
| Open-collector output voltage                           | . +40 V dc           |
| Open-collector output current                           | . +50 mA             |
| SENSE 1- 4 input voltage                                |                      |
| LINE / SWITCHER SENSE input voltage                     | 0.3 V dc to +40 V dc |
| Op-amp and inverter input voltages                      | 0.3 V dc to +40 V dc |
| Op-amp and inverter output currents                     |                      |
| WINDOW ADJUST voltage                                   |                      |
| Delay pin voltages                                      |                      |
| Reference output current                                | 40 mA                |
| Power dissipation (P <sub>D</sub> ) :                   |                      |
| At T <sub>A</sub> = +25°C                               | . 1.0 W <u>2</u> /   |
| At $T_C = +25$ °C                                       | . 3.0 W <u>3</u> /   |
| Storage temperature range                               | 65°C to +150°C       |
| Lead temperature (soldering, 10 seconds)                | .+300°C              |
| Junction temperature (T <sub>J</sub> )                  | . +150°C             |
| Thermal resistance, junction-to-case (θ <sub>JC</sub> ) | . See MIL-STD-1835   |

<sup>1/</sup> All voltages referenced to ground. Currents are positive into, and negative out of the specified terminals.

<sup>3/</sup> For case V, derate at +36mW/°C above T<sub>C</sub> = +25°C. For case 2, derate at 50 mW/°C above T<sub>C</sub> = +90°C.

| STANDARD<br>MICROCIRCUIT DRAWING                            | SIZE<br><b>A</b> |                     | 5962-88697 |
|-------------------------------------------------------------|------------------|---------------------|------------|
| DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 43218-3990 |                  | REVISION LEVEL<br>E | SHEET 2    |

<sup>2</sup>/ For case V, derate at +10mW/°C above T<sub>A</sub> = +25°C. For case 2, derate at 9 mW/°C above T<sub>A</sub> = +40°C.

1.4 Recommended operating conditions.

Ambient operating temperature range (TA) ......-55°C to +125°C

# 2. APPLICABLE DOCUMENTS

2.1 <u>Government specification, standards, and handbooks</u>. The following specification, standards, and handbooks form a part of this drawing to the extent specified herein. Unless otherwise specified, the issues of these documents are those cited in the solicitation or contract.

## DEPARTMENT OF DEFENSE SPECIFICATION

MIL-PRF-38535 - Integrated Circuits, Manufacturing, General Specification for.

#### DEPARTMENT OF DEFENSE STANDARDS

MIL-STD-883 - Test Method Standard Microcircuits.

MIL-STD-1835 - Interface Standard Electronic Component Case Outlines.

## DEPARTMENT OF DEFENSE HANDBOOKS

MIL-HDBK-103 - List of Standard Microcircuit Drawings.

MIL-HDBK-780 - Standard Microcircuit Drawings.

(Copies of these documents are available online at <a href="http://assist.daps.dla.mil/quicksearch/">http://assist.daps.dla.mil/quicksearch/</a> or <a href="http://assist.daps.dla.mil">http://assist.daps.dla.mil</a> or from the Standardization Document Order Desk, 700 Robbins Avenue, Building 4D, Philadelphia, PA 19111-5094.)

2.2 <u>Order of precedence</u>. In the event of a conflict between the text of this drawing and the references cited herein, the text of this drawing takes precedence. Nothing in this document, however, supersedes applicable laws and regulations unless a specific exemption has been obtained.

## 3. REQUIREMENTS

- 3.1 <u>Item requirements</u>. The individual item requirements shall be in accordance with MIL-PRF-38535, appendix A for non-JAN class level B devices and as specified herein. Product built to this drawing that is produced by a Qualified Manufacturer Listing (QML) certified and qualified manufacturer or a manufacturer who has been granted transitional certification to MIL-PRF-38535 may be processed as QML product in accordance with the manufacturers approved program plan and qualifying activity approval in accordance with MIL-PRF-38535. This QML flow as documented in the Quality Management (QM) plan may make modifications to the requirements herein. These modifications shall not affect form, fit, or function of the device. These modifications shall not affect the PIN as described herein. A "Q" or "QML" certification mark in accordance with MIL-PRF-38535 is required to identify when the QML flow option is used.
- 3.2 <u>Design, construction, and physical dimensions</u>. The design, construction, and physical dimensions shall be as specified in MIL-PRF-38535, appendix A and herein.
  - 3.2.1 <u>Case outline</u>. The case outline shall be in accordance with 1.2.2 herein.
  - 3.2.2 Terminal connections. The terminal connections shall be as specified on figure 1.
  - 3.2.3 Block diagram. The block diagram shall be as specified on figure 2.
- 3.3 <u>Electrical performance characteristics</u>. Unless otherwise specified herein, the electrical performance characteristics are as specified in table I and shall apply over the full ambient operating temperature range.
- 3.4 <u>Electrical test requirements</u>. The electrical test requirements shall be the subgroups specified in table II. The electrical tests for each subgroup are described in table I.

| STANDARD<br>MICROCIRCUIT DRAWING                            | SIZE<br><b>A</b> |                     | 5962-88697 |
|-------------------------------------------------------------|------------------|---------------------|------------|
| DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 43218-3990 |                  | REVISION LEVEL<br>E | SHEET 3    |

- 3.5 <u>Marking</u>. Marking shall be in accordance with MIL-PRF-38535, appendix A. The part shall be marked with the PIN listed in 1.2 herein. In addition, the manufacturer's PIN may also be marked. For packages where marking of the entire SMD PIN number is not feasible due to space limitations, the manufacturer has the option of not marking the "5962-" on the device.
- 3.5.1 <u>Certification/compliance mark</u>. A compliance indicator "C" shall be marked on all non-JAN devices built in compliance to MIL-PRF-38535, appendix A. The compliance indicator "C" shall be replaced with a "Q" or "QML" certification mark in accordance with MIL-PRF-38535 to identify when the QML flow option is used.
- 3.6 <u>Certificate of compliance</u>. A certificate of compliance shall be required from a manufacturer in order to be listed as an approved source of supply in MIL-HDBK-103 (see 6.6 herein). The certificate of compliance submitted to DSCC-VA prior to listing as an approved source of supply shall affirm that the manufacturer's product meets the requirements of MIL-PRF-38535, appendix A and the requirements herein.
- 3.7 <u>Certificate of conformance</u>. A certificate of conformance as required in MIL-PRF-38535, appendix A shall be provided with each lot of microcircuits delivered to this drawing.
  - 3.8 Notification of change. Notification of change to DSCC-VA shall be required for any change that affects this drawing.
- 3.9 <u>Verification and review</u>. DSCC, DSCC's agent, and the acquiring activity retain the option to review the manufacturer's facility and applicable required documentation. Offshore documentation shall be made available onshore at the option of the reviewer.

#### 4. VERIFICATION

- 4.1 <u>Sampling and inspection</u>. Sampling and inspection procedures shall be in accordance with MIL-PRF-38535, appendix A.
- 4.2 <u>Screening</u>. Screening shall be in accordance with method 5004 of MIL-STD-883, and shall be conducted on all devices prior to quality conformance inspection. The following additional criteria shall apply:
  - a. Burn-in test, method 1015 of MIL-STD-883.
    - (1) Test condition A, B, C, or D. The test circuit shall be maintained by the manufacturer under document revision level control and shall be made available to the preparing or acquiring activity upon request. The test circuit shall specify the inputs, outputs, biases, and power dissipation, as applicable, in accordance with the intent specified in method 1015 of MIL-STD-883.
    - (2)  $T_A = +125$ °C, minimum.
  - b. Interim and final electrical test parameters shall be as specified in table II herein, except interim electrical parameter tests prior to burn-in are optional at the discretion of the manufacturer.
- 4.3 <u>Quality conformance inspection</u>. Quality conformance inspection shall be in accordance with method 5005 of MIL-STD-883 including groups A, B, C, and D inspections. The following additional criteria shall apply.

| STANDARD             |
|----------------------|
| MICROCIRCUIT DRAWING |

DEFENSE SUPPLY CENTER COLUMBUS COLUMBUS, OHIO 43218-3990

| SIZE<br><b>A</b> |                     | 5962-88697 |
|------------------|---------------------|------------|
|                  | REVISION LEVEL<br>E | SHEET 4    |

|                                                                                                                   | Т                         | ABLE I. Electrical performance                                                                   | characteristic    | <u>s</u> .     |        |             |      |
|-------------------------------------------------------------------------------------------------------------------|---------------------------|--------------------------------------------------------------------------------------------------|-------------------|----------------|--------|-------------|------|
| Test                                                                                                              | Symbol                    | Conditions $\underline{1}/$ -55°C $\leq$ T <sub>A</sub> $\leq$ +125°C unless otherwise specified | Group A subgroups | Device<br>type |        | nits        | Unit |
| SUPPLY section                                                                                                    |                           |                                                                                                  |                   |                | Min    | Max         |      |
| Input supply current                                                                                              | +l <sub>IN1</sub>         | No faults                                                                                        | 1,2,3             | 01             |        | 9.0         | mA   |
|                                                                                                                   | +l <sub>IN2</sub>         | Under-voltage, over-<br>voltage and line faults                                                  |                   |                |        | 15          |      |
| Supply under-voltage threshold                                                                                    | V <sub>SUV</sub>          | Fault outputs enabled                                                                            | 1,2,3             | 01             | 6.0    | 7.5         | V    |
| Minimum supply to enable power OK output                                                                          | V <sub>MIN</sub>          |                                                                                                  | 1,2,3             | 01             |        | 4.0         | V    |
| REFERENCE section                                                                                                 | l                         |                                                                                                  |                   | ı              |        | 1           | I    |
| Output voltage                                                                                                    | V <sub>REF</sub>          |                                                                                                  | 1                 | 01             | 2.485  | 2.515       | V    |
|                                                                                                                   |                           |                                                                                                  | 2,3               | -              | 2.465  | 2.535       |      |
| Load regulation                                                                                                   | V <sub>RLD</sub>          | 0 mA ≤ I <sub>L</sub> ≤ -10 mA                                                                   | 1,2,3             | 01             |        | ±10         | mV   |
| Line regulation                                                                                                   | V <sub>RLN</sub>          | 8.0 V ≤ +V <sub>IN</sub> ≤ 40 V                                                                  | 1,2,3             | 01             |        | ±4.0        | mV   |
| FAULT THRESHOLDS section                                                                                          | on                        |                                                                                                  |                   |                |        |             |      |
| Over-voltage threshold adjust                                                                                     | V <sub>ADJ</sub> (OV)     | Input = low to high, $\underline{2}$ / 0.5 V $\leq$ WINDOW ADJUST $\leq$ 2.5 V                   | 1,2,3             | 01             | 0.230  | 0.270       | V/V  |
| Under-voltage threshold adjust                                                                                    | V <sub>ADJ</sub> (UV)     | Input = high to low, $\underline{2}$ /<br>0.5 V $\leq$ WINDOW ADJUST<br>$\leq$ 2.5 V             | 1,2,3             | 01             | -0.270 | -0.230      | V/V  |
|                                                                                                                   |                           |                                                                                                  |                   |                |        |             |      |
| Over-voltage and under-<br>voltage threshold hysteresis                                                           | V <sub>TH</sub> (HYS)     | 0.5 V ≤ WINDOW ADJUST ≤ 2.5 V                                                                    | 1,2,3             | 01             | 10     | 30          | mV/V |
| voltage threshold hysteresis  Over-voltage and under-                                                             |                           |                                                                                                  | 1,2,3             | 01             | 10     | 30<br>±0.01 | mV/V |
| voltage threshold hysteresis                                                                                      | (HYS)                     | ≤ 2.5 V                                                                                          |                   |                | 10     |             |      |
| voltage threshold hysteresis  Over-voltage and under- voltage threshold supply                                    | (HYS)<br>ΔV <sub>TH</sub> | ≤ 2.5 V                                                                                          |                   |                | 10     |             |      |
| voltage threshold hysteresis  Over-voltage and under- voltage threshold supply sensitivity  Adjust pin input bias | (HYS) ΔVTH Δ+VIN          | $\leq$ 2.5 V<br>8.0 V $\leq$ +V <sub>IN</sub> $\leq$ 40 V<br>0.5 V $\leq$ WINDOW ADJUST          | 1,2,3             | 01             | 1.94   | ±0.01       | %/V  |

See footnotes at end of table.

| STANDARD             |
|----------------------|
| MICROCIRCUIT DRAWING |

DEFENSE SUPPLY CENTER COLUMBUS COLUMBUS, OHIO 43218-3990

| SIZE<br><b>A</b> |                     | 5962-88697 |
|------------------|---------------------|------------|
|                  | REVISION LEVEL<br>E | SHEET 5    |

| Test                                         | Symbol                  | Conditions $\underline{1}/$<br>-55°C $\leq$ T <sub>A</sub> $\leq$ +125°C<br>unless otherwise specified | Group A subgroups | Device<br>type | Limits |      | Unit  |
|----------------------------------------------|-------------------------|--------------------------------------------------------------------------------------------------------|-------------------|----------------|--------|------|-------|
|                                              |                         | ·                                                                                                      |                   | -              | Min    | Max  | -     |
| SENSE INPUTS 1 through 4                     | 1 section               |                                                                                                        |                   |                |        |      | •     |
| Sense 1 – 4 input bias current               | I <sub>IB2</sub>        | Input = 2.8 V <u>3</u> /                                                                               | 1,2,3             | 01             |        | 3.0  | μА    |
|                                              |                         | Input = 2.2 V <u>3</u> /                                                                               |                   |                |        | -3.0 |       |
| Line sense input bias current                | I <sub>IB3</sub>        | Input = 2.3 V <u>3</u> /                                                                               | 1,2,3             | 01             |        | 3.0  | μА    |
| OVER-VOLTAGE AND UND                         | ER-VOLTA                | GE FAULT DELAY                                                                                         |                   |                |        |      | 1     |
| Delay time                                   | t <sub>D</sub>          | <u>4</u> /                                                                                             | 4,5,6             | 01             | 20     | 50   | ms/μF |
| FAULT OUTPUTS ( OV , UV                      | , and POW               | ER OK) section                                                                                         |                   |                |        |      |       |
| Maximum current                              | I <sub>MAX</sub>        | V <sub>OUT</sub> = 2.0 V                                                                               | 1,2,3             | 01             | 30     |      | mA    |
| Saturation voltage                           | VSAT                    | I <sub>OUT</sub> = 12 mA                                                                               | 1,2,3             | 01             |        | 0.4  | V     |
| Leakage current                              | IL                      | V <sub>OUT</sub> = 40 V                                                                                | 1,2,3             | 01             |        | 25   | μА    |
| SENSE 4 INVERTER section                     | n                       |                                                                                                        | <u> </u>          |                |        |      |       |
| Input offset voltage                         | V <sub>IO1</sub>        |                                                                                                        | 1,2,3             | 01             |        | ±8.0 | mV    |
| Input bias current                           | I <sub>IB4</sub>        |                                                                                                        | 1,2,3             | 01             |        | -2.0 | μА    |
| Open loop gain                               | A <sub>OL1</sub>        |                                                                                                        | 4,5,6             | 01             | 65     |      | dB    |
| Power supply rejection ratio                 | PSRR1                   | $8.0 \text{ V} \le +\text{V}_{IN} \le 40 \text{ V}$                                                    | 4,5,6             | 01             | 65     |      | dB    |
| Inverting input saturation current tolerance | I <sub>SAT1</sub> (TOL) | $V_{NONINVERT} = GND, \underline{5}/V_{OUT} \ge 5.0 \text{ V}$                                         | 1,2,3             | 01             |        | -1.4 | mA    |
| GENERAL PURPOSE OPE                          |                         |                                                                                                        |                   |                |        |      |       |
| Input offset voltage                         | V <sub>IO2</sub>        |                                                                                                        | 1,2,3             | 01             |        | ±5.0 | mV    |
| Input bias current                           | I <sub>IB5</sub>        |                                                                                                        | 1,2,3             | 01             |        | -2.0 | μА    |
| See footnotes at end of table                | Э.                      |                                                                                                        |                   |                |        |      |       |
| STANDARD<br>MICROCIRCUIT DRAWING             |                         |                                                                                                        | IZE               |                |        | 1    |       |

REVISION LEVEL E

SHEET

6

DEFENSE SUPPLY CENTER COLUMBUS

COLUMBUS, OHIO 43218-3990

|                                              | TABLE             | I. Electrical performance chara                                                                        | <u>acteristics</u> – Co | ntinued.       |        |      |      |
|----------------------------------------------|-------------------|--------------------------------------------------------------------------------------------------------|-------------------------|----------------|--------|------|------|
| Test                                         | Symbol            | Conditions $\underline{1}/$<br>-55°C $\leq$ T <sub>A</sub> $\leq$ +125°C<br>unless otherwise specified | Group A subgroups       | Device<br>type | Limits |      | Unit |
|                                              |                   |                                                                                                        |                         |                | Min    | Max  |      |
| Input offset current                         | IIO               |                                                                                                        | 1,2,3                   | 01             |        | -0.5 | μА   |
| Open loop gain                               | A <sub>OL2</sub>  |                                                                                                        | 4,5,6                   | 01             | 65     |      | dB   |
| Common-mode rejection ratio                  | CMRR              | $0 \text{ V} \le \text{V}_{CM} \le +\text{V}_{IN} - 2.0 \text{ V}$                                     | 4,5,6                   | 01             | 65     |      | dB   |
| Power supply rejection ratio                 | PSRR2             | $8.0 \text{ V} \le +\text{V}_{IN} \le 40 \text{ V}$                                                    | 4,5,6                   | 01             | 65     |      | dB   |
| Inverting input saturation current tolerance | I <sub>SAT2</sub> | $V_{NONINVERT} = GND, \underline{5}/$                                                                  | 1,2,3                   | 01             |        | -1.4 | mA   |

1/ Unless otherwise specified,  $+V_{IN} = 15 \text{ V}$ , sense inputs 1, 2, 3, and 4 = 2.5 V, and WINDOW ADJUST = 1.0 V.

VOUT ≥ 5.0 V

2/ Offset from V<sub>REF</sub> as a function of WINDOW ADJUST.

(TOL)

- 3/ These conditions inherently result in maximum input bias currents, which therefore represent the maximum currents required as the sense inputs cross appropriate threshold.
- 4/ Ratio of threshold voltage to charging current.
- 5/ When the non inverting input is driven to less than -0.3 V (as may be the case when sensing a negative supply voltage), the PNP input transistor will saturate and the substrate diode will become forward biased. The input current must be limited to a magnitude of 1.4 mA or less. If not, the resultant parasitic transistor action may cause the output to invert. This parameter is 100 percent tested by ramping the current on the inverting input while verifying that the output voltage remains high.

## 4.3.1 Group A inspection.

- a. Tests shall be as specified in table II herein.
- b. Subgroups 7, 8, 9, 10, and 11 in table I, method 5005 of MIL-STD-883 shall be omitted.

# 4.3.2 Groups C and D inspections.

- a. End-point electrical parameters shall be as specified in table II herein.
- b. Steady-state life test conditions, method 1005 of MIL-STD-883.
  - (1) Test condition A, B, C, or D. The test circuit shall be maintained by the manufacturer under document revision level control and shall be made available to the preparing or acquiring activity upon request. The test circuit shall specify the inputs, outputs, biases, and power dissipation, as applicable, in accordance with the intent specified in method 1005 of MIL-STD-883.
  - (2)  $T_A = +125^{\circ}C$ , minimum.
  - (3) Test duration: 1,000 hours, except as permitted by method 1005 of MIL-STD-883.

| STANDARD<br>MICROCIRCUIT DRAWING                            | SIZE<br><b>A</b> |                     | 5962-88697 |
|-------------------------------------------------------------|------------------|---------------------|------------|
| DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 43218-3990 |                  | REVISION LEVEL<br>E | SHEET 7    |

| Device type        | 01                                       |                                          |  |
|--------------------|------------------------------------------|------------------------------------------|--|
| Case outlines      | V                                        | 2                                        |  |
| Terminal<br>number | Terminal                                 | symbol                                   |  |
| 1                  | +V <sub>IN</sub>                         | +V <sub>IN</sub>                         |  |
| 2                  | V <sub>REF</sub> (2.5 V)                 | V <sub>REF</sub> (2.5 V)                 |  |
| 3                  | GROUND                                   | GROUND                                   |  |
| 4                  | WINDOW ADJUST                            | GROUND SENSE                             |  |
| 5                  | SENSE 4 INVERTING INPUT                  | WINDOW ADJUST                            |  |
| 6                  | SENSE 4                                  | NC                                       |  |
| 7                  | SENSE 3                                  | SENSE 4 INVERTING INPUT                  |  |
| 8                  | SENSE 2                                  | SENSE 4                                  |  |
| 9                  | SENSE 1                                  | SENSE 3                                  |  |
| 10                 | 0 V DELAY                                | SENSE 2                                  |  |
| 11                 | 0 V FAULT                                | SENSE 1                                  |  |
| 12                 | U V FAULT                                | 0 V DELAY                                |  |
| 13                 | U V DELAY                                | 0 V FAULT                                |  |
| 14                 | POWER OK                                 | U V FAULT                                |  |
| 15                 | LINE / SWITCHER SENSE                    | U V DELAY                                |  |
| 16                 | OPERATIONAL AMPLIFIER OUTPUT             | POWER OK                                 |  |
| 17                 | OPERATIONAL AMPLIFIER NONINVERTING INPUT | LINE / SWITCHER SENSE                    |  |
| 18                 | OPERATIONAL AMPLIFIER INVERTING INPUT    | OPERATIONAL AMPLIFIER OUTPUT             |  |
| 19                 |                                          | OPERATIONAL AMPLIFIER NONINVERTING INPUT |  |
| 20                 |                                          | OPERATIONAL AMPLIFIER INVERTING INPUT    |  |

NC = No connection

FIGURE 1. <u>Terminal connections</u>.

| STANDARD MICROCIRCUIT DRAWING                               | SIZE<br><b>A</b> |                     | 5962-88697 |
|-------------------------------------------------------------|------------------|---------------------|------------|
| DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 43218-3990 |                  | REVISION LEVEL<br>E | SHEET 8    |



FIGURE 2. Block diagram.

| STANDARD MICROCIRCUIT DRAWING DEFENSE SUPPLY CENTER COLUMBUS COLUMBUS, OHIO 43218-3990 | SIZE<br><b>A</b> |                     | 5962-88697 |
|----------------------------------------------------------------------------------------|------------------|---------------------|------------|
|                                                                                        |                  | REVISION LEVEL<br>E | SHEET 9    |

TABLE II. Electrical test requirements.

| MIL-STD-883 test requirements                                | Subgroups<br>(in accordance with<br>MIL-STD-883, method 5005,<br>table I) |
|--------------------------------------------------------------|---------------------------------------------------------------------------|
| Interim electrical parameters (method 5004)                  | 1                                                                         |
| Final electrical test parameters (method 5004)               | 1*, 2, 3, 4, 5, 6                                                         |
| Group A test requirements (method 5005)                      | 1, 2, 3, 4, 5, 6                                                          |
| Groups C and D end-point electrical parameters (method 5005) | 1                                                                         |

<sup>\*</sup> PDA applies to subgroup 1.

# 5. PACKAGING

- 5.1 Packaging requirements. The requirements for packaging shall be in accordance with MIL-PRF-38535, appendix A.
- 6. NOTES
- 6.1 <u>Intended use</u>. Microcircuits conforming to this drawing are intended for use for Government microcircuit applications (original equipment), design applications, and logistics purposes.
- 6.2 <u>Replaceability</u>. Microcircuits covered by this drawing will replace the same generic device covered by a contractor-prepared specification or drawing.
- 6.3 <u>Configuration control of SMD's</u>. All proposed changes to existing SMD's will be coordinated with the users of record for the individual documents. This coordination will be accomplished using DD Form 1692, Engineering Change Proposal.
- 6.4 <u>Record of users</u>. Military and industrial users shall inform Defense Supply Center Columbus (DSCC) when a system application requires configuration control and the applicable SMD. DSCC will maintain a record of users and this list will be used for coordination and distribution of changes to the drawings. Users of drawings covering microelectronics devices (FSC 5962) should contact DSCC-VA, telephone (614) 692-0544.
- 6.5 <u>Comments</u>. Comments on this drawing should be directed to DSCC-VA, Columbus, Ohio 43218-3990, or telephone (614) 692-0547
- 6.6 <u>Approved sources of supply</u>. Approved sources of supply are listed in MIL-HDBK-103. The vendors listed in MIL-HDBK-103 have agreed to this drawing and a certificate of compliance (see 3.6 herein) has been submitted to and accepted by DSCC-VA.

| STANDARD             |  |  |  |  |
|----------------------|--|--|--|--|
| MICROCIRCUIT DRAWING |  |  |  |  |

DEFENSE SUPPLY CENTER COLUMBUS COLUMBUS, OHIO 43218-3990

| SIZE<br><b>A</b> |                     | 5962-88697 |
|------------------|---------------------|------------|
|                  | REVISION LEVEL<br>E | SHEET 10   |

## STANDARD MICROCIRCUIT DRAWING BULLETIN

DATE: 07-07-31

Approved sources of supply for SMD 5962-88697 are listed below for immediate acquisition information only and shall be added to MIL-HDBK-103 and QML-38535 during the next revision. MIL-HDBK-103 and QML-38535 will be revised to include the addition or deletion of sources. The vendors listed below have agreed to this drawing and a certificate of compliance has been submitted to and accepted by DSCC-VA. This information bulletin is superseded by the next dated revision of MIL-HDBK-103 and QML-38535. DSCC maintains an online database of all current sources of supply at <a href="http://www.dscc.dla.mil/Programs/Smcr/">http://www.dscc.dla.mil/Programs/Smcr/</a>.

| Standard<br>microcircuit drawing<br>PIN <u>1</u> / | Vendor<br>CAGE<br>number | Vendor<br>similar<br>PIN <u>2</u> / |
|----------------------------------------------------|--------------------------|-------------------------------------|
| 5962-8869701VA                                     | 01295                    | UC1903J/883B                        |
| 5962-88697012A                                     | 01295                    | UC1903L/883B                        |

- 1/ The lead finish shown for each PIN representing a hermetic package is the most readily available from the manufacturer listed for that part. If the desired lead finish is not listed contact the vendor to determine its availability.
- 2/ Caution. Do not use this number for item acquisition. Items acquired to this number may not satisfy the performance requirements of this drawing.

 Vendor CAGE
 Vendor name

 number
 and address

01295 Texas Instruments, Inc. Semiconductor Group

8505 Forest Lane P.O. Box 660199 Dallas, TX 75243

Point of contact: U.S. Highway 75 South

P.O. Box 84, M/S 853 Sherman, TX 75090-9493

The information contained herein is disseminated for convenience only and the Government assumes no liability whatsoever for any inaccuracies in the information bulletin.