| | | | | | | | | F | REVISI | ONS | | | | | | | | | | | |---------------------------------------------------|------------------------|----------------------------|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--------|----------|--------|-------------------------------------------------------------------------------------------|---------|----------------|----------------|------------|---------|------------------------|------|------------|-------|----------| | LTR | | | | | I | DESCR | IPTIO | N | | | | | DA | ATE (Y | R-MO-I | DA) | | APPF | ROVED | ) | | А | vend | or CA | GE 1F | vice types with access times of 25 ns and 20 ns for 1FN41. Added low power version. Added F-16 torial changes throughout. | | | | | | | 92-0 | )4-21 | | М. А | A. Frye | ) | | | | | | В | Sour<br>08-1 | ce for<br>2. Ad | 01, 02<br>ded 28 | 2, and<br>3 J lea | and 06 devices no longer available. Added devices J leaded chip carrier package. Updated boilerplate, throughout. | | | | | 94-10-21 | | | M. <i>A</i> | M. A. Frye | | | | | | | | С | Upda<br>table<br>to IC | ated to<br>I, ren<br>C1 co | new l<br>umber | poilerplate format. Added new footnote to ICC1 in red the rest of footnotes. Added additional conditions as block. Changed the max limit for devices 11 and | | | | 00-02-22 | | | Ray | Raymond Monnin | | | | | | | | | | D | Made | e char | iges to | table | 5 mA to 15 mA. table I for device type 08; t <sub>SS</sub> , f <sub>MAXS</sub> , and t <sub>SFS</sub> . te, editorial changes throughout. ksr | | | | | 02-0 | 9-06 | | Raymond Monnin | | | | | | | | | E | Boile | rplate | updat | te, par | e, editorial changes throughout. ksr<br>, part of 5 year review. ksr | | | | | 07-0 | 06-22 | | Rob | ert M. | Hebe | r | | | | | | REV SHEET REV SHEET REV STATUS | E 15 | E<br>16 | E 17 | E 18 RE\ | E 19 | E 20 | E 21 E | E 22 E | E | E | E | E | E | E | E | E | E | E | E | E | | OF SHEETS | | | | | EET | | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | 12 | 13 | 14 | | PMIC N/A STAN MICRO DRA | CIRC | UIT | | PRE<br>Keni<br>CHE | PARE<br>neth R<br>CKED | tice<br>DBY | | | | | | DEFE | NSE S | SUPPI | LY CE | NTER<br>O 432<br>SCC.d | COLI | JMBU<br>90 | | | | THIS DR.<br>AVAII<br>FOR US<br>DEPAR<br>AND AGENO | LABLE<br>E BY<br>TMEN | E<br>ALL<br>ITS | IF | Mich | nael A. | - | 201/4 | I DAT | | MICROCIRCUIT, MEMORY, DIGITAL<br>CMOS, ULTRAVIOLET ERASABLE,<br>PROGRAMMABLE LOGIC ARRAY, | | | | , | | | | | | | | DEPARTMENT | | _ | | DRA | VVING | 88 – 0 | | | E | MC | JNC | LITI | HIC | SIL | iCO | N | | | | | | AMS | C N/A | | | REV | 'ISION | I LEVE | L | | | | ZE<br>A | | GE CC | | | 59 | 62- | 88 | 726 | <b>,</b> | | | | | | | | | | | | SHE | ET | | | OF | 22 | | | | | | # 1. SCOPE - 1.1 <u>Scope</u>. This drawing describes device requirements for MIL-STD-883 compliant, non-JAN class level B microcircuits in accordance with MIL-PRF-38535, appendix A. - 1.2 Part or Identifying Number (PIN). The complete PIN is as shown in the following example: 1.2.1 <u>Device type(s)</u>. The device type(s) identify the circuit function as follows: | Device type | Generic number | Circuit function | Address access time | |-------------|----------------|--------------------|---------------------| | 01 | V750 | 22-input 10-output | 40 ns | | | | and-or-logic array | | | 02 | V750 | 22-input 10-output | 35 ns | | | | and-or-logic array | | | 03 | V750 | 22-input 10-output | 25 ns | | | | and-or-logic array | | | 04 | V750 | 22-input 10-output | 20 ns | | | | and-or-logic array | | | 06 | V750L | 22-input 10-output | 35 ns | | | | and-or-logic array | | | 07 | V750L | 22-input 10-output | 25 ns | | | | and-or-logic array | | | 08 | V750B | 22-input 10-output | 10 ns | | | | and-or-logic array | | | 09 | V750B | 22-input 10-output | 15 ns | | | | and-or-logic array | | | 10 | V750B | 22-input 10-output | 25 ns | | | | and-or-logic array | | | 11 | V750BL | 22-input 10-output | 15 ns | | | | and-or-logic array | | | 12 | V750BL | 22-input 10-output | 25 ns | | | | and-or-logic array | | 1.2.2 Case outline(s). The case outline(s) are as designated in MIL-STD-1835 and as follows: | Outline letter | Descriptive designator | <u>Terminals</u> | Package style | |----------------|------------------------|------------------|--------------------------| | L | GDIP3-T24 | 24 | dual-in-line package 1/ | | 3 | CQCC1-N28 | 28 | square chip carrier 1/ | | Χ | GDFP1-F24 | 24 | flat pack package 1/ | | Υ | CQCC1-J28 | 28 | J leaded chip carrier 1/ | 1.2.3 Lead finish. The lead finish is as specified in MIL-PRF-38535, appendix A. 1/ Lid shall be transparent to permit ultraviolet light erasure. | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 5962-88726 | |-------------------------------------------------------------|------------------|---------------------|------------| | DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 43218-3990 | | REVISION LEVEL<br>E | SHEET 2 | 1.3 Absolute maximum ratings. 2/ Lead temperature (soldering, 10 seconds maximum) ......+300°C ### 1.4 Recommended operating conditions. | Supply voltage (V <sub>CC</sub> ) | 4.5 V dc to 5.5 V dc | |---------------------------------------------|----------------------| | High level input voltage (V <sub>IH</sub> ) | | | Low level input voltage (V <sub>IL</sub> ) | | #### 2. APPLICABLE DOCUMENTS 2.1 <u>Government specification, standards, and handbooks</u>. The following specification, standards, and handbooks form a part of this drawing to the extent specified herein. Unless otherwise specified, the issues of these documents are those cited in the solicitation or contract. #### DEPARTMENT OF DEFENSE SPECIFICATION MIL-PRF-38535 - Integrated Circuits, Manufacturing, General Specification for. ## DEPARTMENT OF DEFENSE STANDARDS MIL-STD-883 - Test Method Standard Microcircuits. MIL-STD-1835 - Interface Standard Electronic Component Case Outlines. #### DEPARTMENT OF DEFENSE HANDBOOKS MIL-HDBK-103 - List of Standard Microcircuit Drawings. MIL-HDBK-780 - Standard Microcircuit Drawings. (Copies of these documents are available online at <a href="http://assist.daps.dla.mil/quicksearch/">http://assist.daps.dla.mil/quicksearch/</a> or href="http://assist.daps.dla.mil/quicksearch/">http: 2.2 <u>Order of precedence</u>. In the event of a conflict between the text of this drawing and the references cited herein, the text of this drawing takes precedence. Nothing in this document, however, supersedes applicable laws and regulations unless a specific exemption has been obtained. ## 3. REQUIREMENTS 3.1 Item requirements. The individual item requirements shall be in accordance with MIL-PRF-38535, appendix A for non-JAN class level B devices and as specified herein. Product built to this drawing that is produced by a Qualified Manufacturer Listing (QML) certified and qualified manufacturer or a manufacturer who has been granted transitional certification to MIL-PRF-38535 may be processed as QML product in accordance with the manufacturers approved program plan and qualifying activity approval in accordance with MIL-PRF-38535. This QML flow as documented in the Quality Management (QM) plan may make modifications to the requirements herein. These modifications shall not affect form, fit, or function of the device. These modifications shall not affect the PIN as described herein. A "Q" or "QML" certification mark in accordance with MIL-PRF-38535 is required to identify when the QML flow option is used. 2/ All voltages referenced to V<sub>SS</sub>. 3/ Minimum voltage is -0.6 V dc which may undershoot to -2.0 V dc for pulses of less than 20 ns. Maximum output pin voltage is V<sub>CC</sub> +0.75 V dc which may overshoot to +7.0 V dc for pulses of less than 20 ns. 4/ Must withstand the added $P_{\text{D}}$ due to short circuit test, e.g., $I_{\text{OS}}.$ | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 5962-88726 | |-------------------------------------------------------------|------------------|---------------------|------------| | DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 43218-3990 | | REVISION LEVEL<br>E | SHEET 3 | - 3.2 <u>Design, construction, and physical dimensions</u>. The design, construction, and physical dimensions shall be as specified in MIL-PRF-38535, appendix A and herein. - 3.2.1 Case outline(s). The case outline(s) shall be in accordance with 1.2.2 herein. - 3.2.2 <u>Terminal connections</u>. The terminal connections shall be as specified on figure 1. - 3.2.3 Truth table(s). The truth table(s) shall be as specified on figure 2. - 3.2.3.1 <u>Unprogrammed devices</u>. The truth table for unprogrammed devices for contracts involving no altered item drawing shall be as specified on figure 2. When required in group A, B, or C inspections (see 4.3), the device shall be programmed by the manufacturer prior to test with a minimum of 50 percent of the total number of gates programmed or to any altered item drawing pattern which includes at least 25 percent of the total number of gates programmed. - 3.2.3.2 Programmed devices. The requirements for supplying programmed devices are not part of this drawing. - 3.2.4 Logic diagram. The logic diagram shall be as specified on figure 3. - 3.3 <u>Electrical performance characteristics</u>. Unless otherwise specified herein, the electrical performance characteristics are as specified in table I and shall apply over the full case operating temperature range. - 3.4 <u>Electrical test requirements</u>. The electrical test requirements shall be the subgroups specified in table II. The electrical tests for each subgroup are described in table I. - 3.5 <u>Marking</u>. Marking shall be in accordance with MIL-PRF-38535, appendix A. The part shall be marked with the PIN listed in 1.2 herein. In addition, the manufacturer's PIN may also be marked. For packages where marking of the entire SMD PIN number is not feasible due to space limitations, the manufacturer has the option of not marking the "5962-" on the device. - 3.5.1 <u>Certification/compliance mark</u>. A compliance indicator "C" shall be marked on all non-JAN devices built in compliance to MIL-PRF-38535, appendix A. The compliance indicator "C" shall be replaced with a "Q" or "QML" certification mark in accordance with MIL-PRF-38535 to identify when the QML flow option is used. - 3.6 <u>Processing EPLDS</u>. All testing requirements and quality assurance provisions herein shall be satisfied by the manufacturer prior to delivery. - 3.6.1 <u>Erasure of EPLDS</u>. When specified, devices shall be erased in accordance with the procedures and characteristics specified in 4.4. - 3.6.2 <u>Programmability of EPLDS</u>. When specified, devices shall be programmed to the specified pattern using the procedures and characteristics specified in 4.5 and table III. - 3.6.3 <u>Verification of erasure of programmability of EPLDS</u>. When specified, devices shall be verified as either programmed to the specified pattern or erased. As a minimum, verification shall consist of performing a functional test (subgroup 7) to verify that all bits are in the proper state. Any bit that does not verify to be in the proper state shall constitute a device failure, and shall be removed from the lot. - 3.7 <u>Certificate of compliance</u>. A certificate of compliance shall be required from a manufacturer in order to be listed as an approved source of supply in MIL-HDBK-103 (see 6.6 herein). The certificate of compliance submitted to DSCC-VA prior to listing as an approved source of supply shall affirm that the manufacturer's product meets the requirements of MIL-PRF-38535, appendix A and the requirements herein. - 3.8 <u>Certificate of conformance</u>. A certificate of conformance as required in MIL-PRF-38535, appendix A shall be provided with each lot of microcircuits delivered to this drawing. - 3.9 Notification of change. Notification of change to DSCC-VA shall be required for any change that affects this drawing. - 3.10 <u>Verification and review</u>. DSCC, DSCC's agent, and the acquiring activity retain the option to review the manufacturer's facility and applicable required documentation. Offshore documentation shall be made available onshore at the option of the reviewer. | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 5962-88726 | |-------------------------------------------------------------|------------------|---------------------|------------| | DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 43218-3990 | | REVISION LEVEL<br>E | SHEET 4 | TABLE I. <u>Electrical performance characteristics</u> | Test | Symbol | Conditions 1/ | Group A | Device | Lin | nits | Unit | |-------------------------------------------------|-----------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|------------------|-----|------|------| | | | $\begin{array}{c} 4.5 \text{ V} \leq \text{V}_{\text{CC}} \leq 5.5 \text{ V} \\ -55^{\circ}\text{C} \leq \text{T}_{\text{C}} \leq +125^{\circ}\text{C} \\ \text{Unless otherwise specified} \end{array}$ | Subgroups | types | Min | Max | | | High level output voltage | V <sub>OH</sub> | I <sub>O</sub> = - 4.0 mA | 1,2,3 | All | 2.4 | | V | | Low level output voltage | V <sub>OL</sub> | $I_{O} = 8.0 \text{ mA}$ | 1,2,3 | 01-04,<br>06, 07 | | 0.5 | V | | | | I <sub>O</sub> = 12 mA | | 08-12 | | | | | High impedance <u>2/</u> output leakage current | l <sub>OZ</sub> | $V_{CC} = 5.5 \text{ V}, V_{O} = 5.5 \text{ V}, V_{O} = GND$ | 1,2,3 | All | -10 | 10 | uA | | High level input | I <sub>IH</sub> | V <sub>IH</sub> = 5.5 V | 1,2,3 | All | | 10 | uA | | current | | V <sub>IH</sub> = 2.4 V | 1,2,3 | All | | 10 | | | Low level input | I <sub>IL</sub> | V <sub>IH</sub> = 0.4 V | 1,2,3 | All | | -10 | uA | | current | | V <sub>IH</sub> = GND | 1,2,3 | All | | -10 | | | Operating supply current | I <sub>CC1</sub> | V <sub>CC</sub> = 5.5 V, f = 1MHz,<br>Outputs open, | 1,2,3 | 01-04,<br>06, 07 | | 140 | mA | | | | $V_{IN} = V_{CC}$ or GND $\underline{3}$ | | 08-12 | | 190 | | | Standby supply current | I <sub>CC2</sub> | $V_{CC} = 5.5 \text{ V}, V_{IN} = \text{GND},$ outputs open | 1,2,3 | 01-04 | | 140 | mA | | Current | | Outputs open | | 08-10 | | 190 | | | | | | | 06, 07 | | 15 | | | | | | | 11,12 | | 15 | | | Output short 4/circuit current | I <sub>OS</sub> | V <sub>CC</sub> = 5.5 V | 1,2,3 | All | -30 | 120 | mA | | Input capacitance | C <sub>1</sub><br><u>5</u> / <u>6</u> / | $V_I = 0 \text{ V}, V_{CC} = 5.0 \text{ V}, T_A = 25^{\circ}\text{C},$<br>f = 1 Mhz (see 4.3.1c) | 4 | All | | 8 | pF | | Output capacitance | C <sub>O</sub> <u>5</u> / <u>6</u> / | $V_O = 0 \text{ V}, V_{CC} = 5.0 \text{ V}, T_A = 25^{\circ}\text{C},$<br>f = 1 Mhz (see 4.3.1c) | 4 | All | | 8 | pF | | Functional tests | | see note 4 of table II | 7, 8A, 8B | | | | | | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 5962-88726 | |-------------------------------------------------------------|------------------|---------------------|------------| | DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 43218-3990 | | REVISION LEVEL<br>E | SHEET 5 | TABLE I. <u>Electrical performance characteristics</u> – Continued. | | | Conditions 1/<br>4.5.V < V <sub>20</sub> < 5.5.V | O A | Davidere | , . | :4- | 1.129 | |-------------------------------------------|-----------------|--------------------------------------------------------------------------|----------------------|-------------------|-----|----------|-------| | Test | Symbol | | Group A<br>subgroups | Device | | mits | Unit | | lancit or foodbook to | 1 | | 0.40.44 | 01 | Min | Max | ns | | Input or feedback to nonregistered output | t <sub>PD</sub> | $V_{CC} = 4.5 \text{ V}, C_L = 50 \text{ pF},$<br>see figures 4 and 5 | 9, 10, 11 | 01 | | 40<br>35 | | | | | | | 06 | | 30 | | | | | | | 03, 07,<br>10, 12 | | 25 | | | | | | | 04 | | 20 | | | | | | | 08 | | 10 | | | | | | | 09, 11 | | 15 | | | Clock to output | t <sub>CO</sub> | V <sub>CC</sub> = 4.5 V , C <sub>L</sub> = 50 pF,<br>see figures 4 and 5 | 9, 10, 11 | 01 | | 35 | ns | | | | see figures 4 and 5 | | 02,06 | | 30 | | | | | | | 03,07<br>10,12 | | 22 | | | | | | | 04 | | 20 | | | | | | | 09,11 | | 14 | | | | | | | 08 | | 10 | | | Input to output enable | t <sub>EA</sub> | $V_{CC}$ = 4.5 V , $C_L$ = 5 pF, see figures 4 and 5 | 9, 10, 11 | 01 | | 40 | ns | | | | See ligules 4 and 5 | | 02,06 | | 35 | | | | | | | 03,07,<br>10,12 | | 25 | | | | | | | 04 | | 20 | | | | | | | 09,11 | | 15 | | | | | | | 08 | | 10 | | | Input to output disable | t <sub>ER</sub> | | 9, 10, 11 | 01 | | 40 | ns | | | | | | 02,06 | | 35 | | | | | | | 03,07,<br>10,12 | | 25 | | | | | | | 04 | | 20 | | | | | | | 09,11 | | 15 | | | | | | | 08 | | 10 | | | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 5962-88726 | |-------------------------------------------------------------|------------------|---------------------|------------| | DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 43218-3990 | | REVISION LEVEL<br>E | SHEET 6 | TABLE I. <u>Electrical performance characteristics</u> – Continued. | Test | Symbol | | Group A subgroups | Device<br>type | Lir | mits | Unit | |-----------------------------|-----------------|-------------------------------------------------------|-------------------|------------------------|-----|------|------| | | | | | | Min | Max | | | Clock period | t <sub>P</sub> | $V_{CC}$ = 4.5 V , $C_L$ = 5 pF, see figures 4 and 5 | 9, 10, 11 | 01 | 35 | | ns | | | | | | 02,06 | 30 | | | | | | | | 03,07 | 22 | | | | | | | | 04 | 18 | | | | | | | | 10,12 | 17 | | | | | | | | 09,11 | 14 | | | | | | | | 08 | 11 | | | | Clock pulse width 5/ 6/ | t <sub>CL</sub> | $V_{CC}$ = 4.5 V , $C_L$ = 50 pF, see figures 4 and 5 | 9, 10, 11 | 01 | 17 | | ns | | <u>5/ 0/</u> | | see figures 4 and 5 | | 02,06 | 15 | | | | | | | | 03,07 | 10 | | | | | | | | 10,12 | 8.5 | | | | | | | 04 | 8 | | | | | | | | | 09,11 | 7 | | | | | | | | 08 | 5.5 | | | | Clock to feedback | t <sub>CF</sub> | | 9, 10, 11 | 01 | 15 | | ns | | | | | | 02,06 | 12 | | | | | | | | 03,<br>04,07,<br>10,12 | 10 | | | | | | | | 09,11 | 9 | | | | | | | | 08 | 7.5 | | | | Input setup time <u>5</u> / | t <sub>S</sub> | $V_{CC}$ = 4.5 V , $C_L$ = 50 pF, see figures 4 and 5 | 9, 10, 11 | 01 | 20 | | ns | | <u>=</u> : | | gares rama s | | 02,06 | 18 | | | | | | | | 03,07,<br>10,12 | 12 | | | | | | | | 04,11 | 10 | | | | | | | | 09 | 8 | | | | | | | | 08 | 4 | | | | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 5962-88726 | |-------------------------------------------------------------|------------------|---------------------|----------------| | DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 43218-3990 | | REVISION LEVEL<br>E | SHEET <b>7</b> | TABLE I. <u>Electrical performance characteristics</u> – Continued. | Test | Symbol | $\label{eq:conditions} \begin{array}{c} I/\\ 4.5 \text{ V} \leq V_{CC} \leq 5.5 \text{ V}\\ -55^{\circ}\text{C} \leq T_{C} \leq +125^{\circ}\text{C}\\ \text{unless otherwise specified} \end{array}$ | Group A subgroups | Device<br>type | Lir | mits | Unit | |---------------------------------|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|-----------------|-----|------|------| | | | | | | Min | Max | | | Hold time <u>5</u> / <u>6</u> / | t <sub>H</sub> | $V_{CC} = 4.5 \text{ V}$ , $C_L = 50 \text{ pF}$ , see figures 4 and 5 | 9, 10, 11 | 01 | 15 | | ns | | | | | | 02,06 | 10 | | | | | | | | 03,07,<br>09,10 | 5 | | | | | | | | 11,12 | 7 | | | | | | | | 08 | 2 | | | | Maximum clock frequency | f <sub>MAX</sub> | | 9, 10, 11 | 01 | 28 | | MHz | | <u>5</u> / <u>6</u> / | | | | 02,06 | 33 | | | | | | | | 11 | 41 | | | | | | | | 03,07,09 | 45 | | | | | | | | 04 | 55 | | | | | | | | 10,12 | 29 | | | | | | | | 08 | 71 | | | | Asynchronous reset pulse | t <sub>AW</sub> | | 9, 10, 11 | 01 | 40 | | ns | | width | | | | 02,06 | 35 | | | | | | | | 03,07,<br>10,12 | 20 | | | | | | | | 04,09,11 | 15 | | | | | | | | 08 | 10 | | | | Asynchronous reset | t <sub>AR</sub> | | 9, 10, 11 | 01 | 40 | | ns | | recovery time | | | | 02,06 | 35 | | | | | | | | 03,07,<br>10,12 | 20 | | | | | | | | 04,09,11 | 15 | | | | | | | | 08 | 10 | | | | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 5962-88726 | |-------------------------------------------------------------|------------------|---------------------|------------| | DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 43218-3990 | | REVISION LEVEL<br>E | SHEET 8 | TABLE I. <u>Electrical performance characteristics</u> – Continued. | Test | Symbol | Conditions 1/<br>$4.5 \text{ V} \le \text{V}_{\text{CC}} \le 5.5 \text{ V}$<br>$-55^{\circ}\text{C} \le \text{T}_{\text{C}} \le +125^{\circ}\text{C}$ | Group A subgroups | Device<br>type | Liı | mits | Unit | |-------------------------------|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|--------------------------|-----|------|------| | | | unless otherwise specified | Subgroups | туре | Min | Max | | | Feedback setup time | t <sub>SF</sub> | $V_{CC} = 4.5 \text{ V}, C_L = 50 \text{ pF},$ | 9, 10, 11 | 01,02 | 18 | | ns | | | | see figures 4 and 5 | | 06 | 15 | | | | | | | | 03,07<br>09,10,<br>11,12 | 7 | | | | | | | | 04 | 5 | | | | | | | | 08 | 4 | | | | Asynchronous reset to | t <sub>AP</sub> | | 9, 10, 11 | 01 | | 40 | ns | | registered output reset | | | | 02,06 | | 35 | | | | | | | 03,07,<br>10,12 | | 25 | | | | | | | 04 | | 20 | | | | | | | 09,11 | | 15 | | | | | | | 08 | | 12 | | | Clock period, input pin clock | t <sub>PS</sub> | | 9, 10, 11 | 08 | 10 | | ns | | | | | | 09,11 | 12 | | | | | | | | 10,12 | 16 | | | | Clock pulse width, input pin | f <sub>WS</sub> | | 9, 10, 11 | 08 | 5 | | ns | | clock | | | | 09,11 | 6 | | | | | | | | 10,12 | 8 | | | | Clock to feedback, input pin | t <sub>CFS</sub> | | 9, 10, 11 | 08 | | 5 | ns | | clock | | | | 09,11 | | 5.5 | | | | | | | 10,12 | | 7 | | | Input setup time, input pin | t <sub>SS</sub> | | 9, 10, 11 | 08 | 6.5 | | ns | | clock | | | | 09 | 8 | | | | | | | | 10 | 9 | | | | | | | | 11 | 10 | | | | | | | | 12 | 12 | | | | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 5962-88726 | |-------------------------------------------------------------|------------------|---------------------|------------| | DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 43218-3990 | | REVISION LEVEL<br>E | SHEET 9 | TABLE I. Electrical performance characteristics – Continued. | Test | Symbol | Conditions 1/<br>$4.5 \text{ V} \le \text{V}_{\text{CC}} \le 5.5 \text{ V}$<br>$-55^{\circ}\text{C} \le \text{T}_{\text{C}} \le +125^{\circ}\text{C}$ | Group A subgroups | Device<br>type | | nits | Unit | |---------------------------------------------------|-------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|--------------------|-----|------|------| | Hald the a finant air alsol | | unless otherwise specified | 0.40.44 | 00.40 | Min | Max | | | Hold time, input pin clock | t <sub>HS</sub> | $V_{CC} = 4.5 \text{ V}$ , $C_L = 50 \text{ pF}$ , see figures 4 and 5 | 9, 10, 11 | 08-12 | 0 | | ns | | Maximum clock frequency, input pin clock | f <sub>MAXS</sub> | | 9, 10, 11 | 08 | | 74 | MHz | | | | | | 09 | | 58 | | | | | | | 10 | | 41 | | | | | | | 11 | | 52 | | | | | | | 12 | | 37 | | | Asynchronous reset recovery time, input pin | t <sub>ARS</sub> | | 9, 10, 11 | 08 | 10 | | ns | | clock | | | | 09,11 | 15 | | | | | | | | 10,12 | 25 | | | | Clock to output, input pin t <sub>COS</sub> | t <sub>cos</sub> | | 9, 10, 11 | 08 | 0 | 7 | ns | | | | | | 09,11 | 0 | 9 | - | | | | | 10,12 | 0 | 15 | | | | Setup time, synchronous preset product term clock | t <sub>SP</sub> | 9, 10, 11 04 | 04 | 12 | | ns | | | F | | | | 01,02 | 18 | | | | | | | | 08 | 7 | | | | | | | | 09,11 | 8 | | | | | | | | 03,06,<br>07,10,12 | 15 | | | | Feedback setup time, input | t <sub>SFS</sub> | | 9, 10, 11 | 08 | 6.5 | | ns | | pin clock | | | | 09,11 | 7 | | | | | | | | 10,12 | 9 | | | | Setup time, synchronous preset, input pin clock | t <sub>SPS</sub> | | 9, 10, 11 | 08 | 5 | | ns | | preset, input pin clock | | | | 09,11 | 11 | | | | | | | | 10,12 | 15 | | | | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 5962-88726 | |-------------------------------------------------------------|------------------|---------------------|------------| | DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 43218-3990 | | REVISION LEVEL<br>E | SHEET 10 | <sup>1/</sup> All voltages are referenced to ground. 2/ I/O terminal leakage is the worst case of I<sub>IX</sub> or I<sub>OZ</sub>. 3/ Icc for typical functional pattern 3mA/MHz for devices 06&07, 5mA/MHz for devices 10-12, worst case based on initial characterization. 4/ Only one output shorted at a time. 5/ Tested only initially and after any design changes. 6/ Test applies only to register outputs. | Device types | 01-04, 06- | ·12 | |-------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------|--------| | Case outlines | L, X | 3, Y | | Terminal number | Terminal | symbol | | 1<br>2<br>3<br>4<br>5<br>6<br>7<br>8<br>9<br>10<br>11<br>12<br>13<br>14<br>15<br>16<br>17<br>18<br>19<br>20<br>21<br>22<br>23<br>24<br>25<br>26<br>27<br>28 | CK/I I I I I I I I I I I I I I I I I I I | NC GK | FIGURE 1. <u>Terminal connections</u>. | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 5962-88726 | |-------------------------------------------------------------|------------------|---------------------|------------| | DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 43218-3990 | | REVISION LEVEL<br>F | SHEET 11 | | | Truth table | | | | | | | | | | | | | | | | | |-------------------------------------------------------|-------------|--|--|--|--|--|---|-----|-----|-----|-------|---------|-----|-----|-----|-----|-----| | Input pins | | | | | | | | | | | Outpu | ıt pins | | | | | | | | | | | | | | Ι | I/O | X X X X X X X X X X X X X X X X X Z Z Z Z Z Z Z Z Z Z | | | | | | | | Z | | | | | | | | | | # NOTES: - 1. Z =three-state. - 2. X = don't care. FIGURE 2. Truth table. (Unprogrammed) STANDARD MICROCIRCUIT DRAWING DEFENSE SUPPLY CENTER COLUMBUS COLUMBUS, OHIO 43218-3990 SIZE A SPECT 12 | S2 | S1 | S0 | Output configuration | |----|----|----|--------------------------------------------| | 0 | 0 | 0 | Active low, combined terms, registered | | 0 | 0 | 1 | Active low, combined terms, combinatorial | | 0 | 1 | 0 | Active low, separate terms, registered | | 0 | 1 | 1 | Active low, separate terms, combinatorial | | 1 | 0 | 0 | Active high, combined terms, registered | | 1 | 0 | 1 | Active high, combined terms, combinatorial | | 1 | 1 | 0 | Active high, separate terms, registered | | 1 | 1 | 1 | Active high, separate terms, combinatorial | FIGURE 3. Logic diagram (unprogrammed) - for devices 01 - 04 and 06, 07. | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 5962-88726 | |-------------------------------------------------------------|------------------|---------------------|------------| | DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 43218-3990 | | REVISION LEVEL<br>E | SHEET 13 | #### FOR DEVICES 08 - 12 ## OUTPUT TEST LOAD CIRCUIT A OR EQUIVALENT ## OUTPUT TEST LOAD CIRCUIT B OR EQUIVALENT \*Including jig and scope (minimum value) FIGURE 4. Output test circuit. | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 5962-88726 | |-------------------------------------------------------------|------------------|---------------------|-----------------| | DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 43218-3990 | | REVISION LEVEL<br>E | SHEET <b>15</b> | NOTE: Timing measurement reference is 1.5 V. Input ac driving levels are 0.0 V and 3.0 V, unless otherwise specified. FIGURE 5. Switching waveforms. (All device types) | STANDARD MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 5962-88726 | |-------------------------------------------------------------|------------------|---------------------|------------| | DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 43218-3990 | | REVISION LEVEL<br>E | SHEET 16 | NOTE: Timing measurement reference is 1.5 V. Input ac driving levels are 0.0 V and 3.0 V, unless otherwise specified. FIGURE 5. Switching waveforms Continued. (Device types 08 - 12) | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 5962-88726 | |-------------------------------------------------------------|------------------|---------------------|------------| | DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 43218-3990 | | REVISION LEVEL<br>E | SHEET 17 | ### 4. VERIFICATION - 4.1 <u>Sampling and inspection</u>. Sampling and inspection procedures shall be in accordance with MIL-PRF-38535, appendix A. - 4.2 <u>Screening</u>. Screening shall be in accordance with method 5004 of MIL-STD-883, and shall be conducted on all devices prior to quality conformance inspection. The following additional criteria shall apply: - a. Burn-in test, method 1015 of MIL-STD-883. - (1) Test condition C or D. The test circuit shall be maintained by the manufacturer under document revision level control and shall be made available to the preparing or acquiring activity upon request. The test circuit shall specify the inputs, outputs, biases, and power dissipation, as applicable, in accordance with the intent specified in method 1015 of MIL-STD-883. - (2) $T_A = +125^{\circ}C$ , minimum. - b. Interim and final electrical test parameters shall be as specified in table II herein, except interim electrical parameter tests prior to burn-in are optional at the discretion of the manufacturer. - A data retention stress test shall be included as part of the screening procedure and shall consist of the following steps: ## Margin test method A. - (1) Program greater than 95 percent of the bit locations, including the slowest programming cell (see 3.5.2). The remaining cells shall provide a worst case speed pattern. - (2) Bake, unbiased, for 72 hours at +140°C to screen for data retention lifetime. - (3) Perform a margin test using $V_m = +5.8 \text{ V}$ at 25°C using loose timing (i.e., $t_{ACC} = 1 \mu s$ ). - (4) Perform dynamic burn-in (see 4.2a). - (5) Margin at $V_m = +5.8 \text{ V}$ . - (6) Perform electrical tests (see 4.2). - (7) Erase (see 3.5.1), except devices submitted for groups A, B, C, and D testing. - (8) Verify erasure (see 3.5.3). - 4.3 Quality conformance inspection. Quality conformance inspection shall be in accordance with method 5005 of MIL-STD-883 including groups A, B, C, and D inspections. The following additional criteria shall apply. - 4.3.1 Group A inspection. - a. Tests shall be as specified in table II herein. - Subgroups 5 and 6 in table I, method 5005 of MIL-STD-883 shall be omitted. - c. Subgroup 4 (C<sub>1</sub> and C<sub>0</sub> measurement) shall be measured only for the initial test and after process or design changes which may affect input or output capacitance. | STANDARD MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 5962-88726 | |-------------------------------------------------------------|------------------|---------------------|------------| | DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 43218-3990 | | REVISION LEVEL<br>E | SHEET 18 | TABLE II. Electrical test requirements. 1/2/3/4/ | MIL-STD-883 test requirements | Subgroups (per method 5005, table I) | |-------------------------------------------------------------------------|--------------------------------------| | Interim electrical parameters (method 5004) (pre burn-in) | 1 | | Final electrical test parameters (method 5004) for programmed devices | 1*, 2, 3, 7*, 8A, 8B | | Final electrical test parameters (method 5004) for unprogrammed devices | 1*, 2, 3, 7*, 8A, 8B, 9 | | Group A test requirements (method 5005) | 1, 2, 3, 4**, 7, 8A, 8B, 9, 10, 11 | | Group C and D end-point electrical parameters (method 5005) | 2, 3, 7, 8A, 8B | - 1/ \* indicates PDA applies to subgroups 1 and 7. - 2/ \*\* see 4.3.1c. - 3/ Any or all subgroups may be combined when using high-speed testers. - 4/ Subgroups 7 and 8 functional tests shall verify that no fuses are blown for unprogrammed devices or that the altered item drawing pattern exists for programmed devices. ### 4.3.2 Groups C and D inspections. - a. End-point electrical parameters shall be as specified in table II herein. - b. Steady-state life test conditions, method 1005 of MIL-STD-883. - (1) Test condition C or D. The test circuit shall be maintained by the manufacturer under document revision level control and shall be made available to the preparing or acquiring activity upon request. The test circuit shall specify the inputs, outputs, biases, and power dissipation, as applicable, in accordance with the intent specified in method 1005 of MIL-STD-883. - (2) $T_A = +125^{\circ}C$ , minimum. - (3) Test duration: 1,000 hours, except as permitted by method 1005 of MIL-STD-883. - 4.4 <u>Erasing procedures</u>. The recommended erasure procedure is exposure to shortwave ultraviolet light which has a wavelength of 2537 angstroms (Å). The integrated dose (i.e., ultraviolet intensity x exposure time) for erasure should be a minimum of fifteen (15) Ws/cm<sup>2</sup>. The erasure time with this dosage is approximately 15 to 20 minutes using an ultraviolet lamp with a 1200 $\mu$ W/cm<sup>2</sup> power rating. The device should be placed within one inch of the lamp tubes during erasure. The maximum integrated dose the device can be exposed to without damage is 7258 Ws/cm<sup>2</sup> (1 week at 12,000 $\mu$ W/cm<sup>2</sup>). Exposure of the device to high intensity ultraviolet light for long periods may cause permanent damage. - 4.5 <u>Programming procedures for method A</u>. The programming characteristics in table III and the following procedures shall be used for programming the device. - a. Connect the device in the electrical configuration for programming the waveforms of figure 6 and programming characteristics of table III shall apply. - b. Initially and after each erasure all bits are in the "1" state. A programmed "0" can be changed to a "1" by ultraviolet light erasure (see 4.4). - c. Programming occurs when the $V_{pp}$ is at 12.5 V and PGM pulse is at 12.5 V. | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 5962-88726 | |-------------------------------------------------------------|------------------|---------------------|-----------------| | DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 43218-3990 | | REVISION LEVEL<br>E | SHEET <b>19</b> | - 5. PACKAGING - 5.1 Packaging requirements. The requirements for packaging shall be in accordance with MIL-PRF-38535, appendix A. - 6. NOTES - 6.1 <u>Intended use</u>. Microcircuits conforming to this drawing are intended for use for Government microcircuit applications (original equipment), design applications, and logistics purposes. - 6.2 <u>Replaceability</u>. Microcircuits covered by this drawing will replace the same generic device covered by a contractor prepared specification or drawing. - 6.3 <u>Configuration control of SMD's</u>. All proposed changes to existing SMD's will be coordinated with the users of record for the individual documents. This coordination will be accomplished using DD Form 1692, Engineering Change Proposal. - 6.4 <u>Record of users</u>. Military and industrial users shall inform Defense Supply Center Columbus (DSCC) when a system application requires configuration control and the applicable SMD. DSCC will maintain a record of users and this list will be used for coordination and distribution of changes to the drawings. Users of drawings covering microelectronics devices (FSC 5962) should contact DSCC-VA, telephone (614) 692-0544. - 6.5 <u>Comments</u>. Comments on this drawing should be directed to DSCC-VA, Columbus, Ohio 43218-3990, or telephone (614) 692-0547. - 6.6 <u>Approved sources of supply</u>. Approved sources of supply are listed in MIL-HDBK-103. The vendors listed in MIL-HDBK-103 have agreed to this drawing and a certificate of compliance (see 3.6 herein) has been submitted to and accepted by DSCC-VA. | STANDARD | | | | |-------------------------------|--|--|--| | MICROCIRCUIT DRAWING | | | | | DEFENDE OUDDLY OFNITED COLUMN | | | | DEFENSE SUPPLY CENTER COLUMBUS COLUMBUS, OHIO 43218-3990 | SIZE<br><b>A</b> | | 5962-88726 | |------------------|---------------------|-----------------| | | REVISION LEVEL<br>E | SHEET <b>20</b> | TABLE III. Programming characteristics for method A. | Test | Symbol | Conditions 1/ | Device | Lir | nits | Unit | |------------------------------------------|-----------------------------|------------------------------------------------------------------------------------------------------------------------------------|-----------------|------|--------------------------|------| | | | $T_A = +25^{\circ}C \pm 5^{\circ}C,$<br>$V_{CC} = 6.0 \text{ V} \pm 0.25 \text{ V}$<br>$V_{PP} = 12.5 \text{ V} \pm 0.5 \text{ V}$ | types | Min | Max | | | Input current (all inputs) | ILI | $V_{IN} = V_{IL}$ or $V_{IH}$ | All | | 10 | uA | | Input low level (all inputs) | V <sub>IL</sub> | | All | -0.6 | 0.8 | V | | Input high level | V <sub>IH</sub> | | All | 2.0 | V <sub>CC</sub> +<br>.75 | V | | Output low voltage during verify | V <sub>OL</sub> | I <sub>OL</sub> = 16 mA | All | | 0.5 | V | | Output high voltage during verify | V <sub>OH</sub> | I <sub>OH</sub> = -4.0 mA | All | 2.4 | | V | | V <sub>CC</sub> supply current | I <sub>CC2</sub> | | 01-04,<br>06,07 | | 140 | mA | | | | | 08-12 | | 190 | | | V <sub>PP</sub> supply current (program) | I <sub>PP2</sub> | $V_{pp}$ pin = $V_{PP}$ | All | | 30 | mA | | Address setup time | t <sub>AS</sub> | | All | 2 | | us | | OE setup time | t <sub>OES</sub> | | All | 2 | | us | | Data setup time | t <sub>DS</sub> | | All | 2 | | us | | Address hold time | t <sub>AH</sub> | | All | 0 | | us | | Data hold time | t <sub>DH</sub> | | All | 2 | | us | | Output enable to output float delay | t <sub>DFP</sub> <u>2</u> / | | All | 0 | 130 | ns | | V <sub>CC</sub> = setup time | t <sub>VCS</sub> | | All | 2 | | us | | PGM initial program pulse width | t <sub>PW</sub> | | 01-04,<br>06,07 | 0.95 | 1.05 | ms | | | <u>3</u> / | | 08-12 | .095 | .105 | | | PGM overprogram pulse width | <u>4</u> / | | 01-04,<br>06,07 | 18 | 225 | ms | | | | | 08-12 | .475 | 65.63 | | | Data valid from OE | t <sub>DV</sub> | | All | | 70 | ns | <sup>4/</sup> The length of the overprogram pulse may vary from 18 ms to 225 ms as a function of the iteration counter value X. | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 5962-88726 | |-------------------------------------------------------------|------------------|---------------------|------------| | DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 43218-3990 | | REVISION LEVEL<br>E | SHEET 21 | <sup>1/</sup> V<sub>CC</sub> must be applied simultaneously or before V<sub>PP</sub> and removed simultaneously or after V<sub>PP</sub>. 2/ This parameter is only sampled and is not 100 percent tested. Output float is defined as the point where data is no longer driven, see timing diagram. $<sup>\</sup>underline{3}$ / Initial program pulse width tolerance is 1 ms $\pm 5$ percent. FIGURE 6. Programming waveforms. | STANDARD MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 5962-88726 | |-------------------------------------------------------------|------------------|---------------------|------------| | DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 43218-3990 | | REVISION LEVEL<br>E | SHEET 22 | ## STANDARD MICROCIRCUIT DRAWING BULLETIN DATE: 07-06-22 Approved sources of supply for SMD 5962-88726 are listed below for immediate acquisition only and shall be added to MIL-HDBK-103 and QML-38535 during the next revision. MIL-HDBK-103 and QML-38535 will be revised to include the addition or deletion of sources. The vendors listed below have agreed to this drawing and a certificate of compliance has been submitted to and accepted by DSCC-VA. This bulletin is superseded by the next dated revision of MIL-HDBK-103 and QML-38535. DSCC maintains an online database of all current sources of supply at <a href="http://www.dscc.dla.mil/Programs/Smcr/">http://www.dscc.dla.mil/Programs/Smcr/</a>. | Standardized<br>military drawing<br>PIN <u>1</u> / | Vendor<br>CAGE<br>number | Vendor<br>similar<br>PIN <u>3</u> / | |----------------------------------------------------|--------------------------|-------------------------------------| | 5962-8872601LA | <u>2</u> / | ATV750-40DM/883 | | 5962-88726013A | <u>2</u> / | ATV750-40LM/883 | | 5962-8872601XA | <u>2</u> / | ATV750-40YM/883 | | 5962-8872602LA | <u>2</u> / | ATV750-35DM/883 | | 5962-88726023A | <u>2</u> / | ATV750-35LM/883 | | 5962-8872602XA | <u>2</u> / | ATV750-35YM/883 | | 5962-8872602YA | <u>2</u> / | ATV750-35KM/883 | | 5962-8872603LA | <u>2/</u> | ATV750-25DM/883 | | 5962-88726033A | <u>2/</u> | ATV750-25LM/883 | | 5962-8872603XA | <u>2</u> / | ATV750-25YM/883 | | 5962-8872603YA | <u>2/</u> | ATV750-25KM/883 | | 5962-8872604LA | <u>2/</u> | ATV750-20DM/883 | | 5962-88726043A | <u>2/</u> | ATV750-20LM/883 | | 5962-8872604XA | <u>2</u> / | ATV750-20YM/883 | | 5962-8872604YA | <u>2/</u> | ATV750-20KM/883 | | 5962-8872606LA | <u>2/</u> | ATV750L-25DM/883 | | 5962-88726063A | <u>2/</u> | ATV750L-25LM/883 | | 5962-8872606XA | <u>2</u> / | ATV750L-30YM/883 | See footnotes at end of list. The information contained herein is disseminated for convenience only and the Government assumes no liability whatsoever for any inaccuracies in this information bulletin. | Standardized military drawing PIN 1/ | Vendor<br>CAGE<br>number | Vendor<br>Similar<br>PIN <u>3</u> / | | |--------------------------------------|--------------------------|-------------------------------------|--| | 5962-8872607LA | <u>2/</u> | ATV750L-25DM/883 | | | 5962-88726073A | <u>2/</u> | ATV750L-25LM/883 | | | 5962-8872607XA | <u>2</u> / | ATV750L-25YM/883 | | | 5962-8872607YA | <u>2/</u> | ATV750L-25KM/883 | | | 5962-8872608LA | 1FN41 <u>4</u> / | ATV750B-10DM/883 | | | 5962-88726083A | 1FN41 <u>4</u> / | ATV750B-10LM/883 | | | 5962-8872608YA | <u>2/</u> | ATV750B-10KM/883 | | | 5962-8872609LA | 1FN41 <u>4</u> / | ATV750B-15DM/883 | | | 5962-88726093A | 1FN41 <u>4</u> / | ATV750B-15LM/883 | | | 5962-8872609YA | <u>2/</u> | ATV750B-15KM/883 | | | 5962-8872610LA | <u>2/</u> | ATV750B-25DM/883 | | | 5962-88726103A | <u>2/</u> | ATV750B-25LM/883 | | | 5962-8872610YA | <u>2/</u> | ATV750B-25KM/883 | | | 5962-8872611LA | 1FN41 <u>4</u> / | ATV750BL-15DM/883 | | | 5962-88726113A | 1FN41 <u>4</u> / | ATV750BL-15LM/883 | | | 5962-8872611YA | <u>2/</u> | ATV750BL-15KM/883 | | | 5962-8872612LA | <u>2/</u> | ATV750BL-25DM/883 | | | 5962-88726123A | <u>2/</u> | ATV750BL-25LM/883 | | | 5962-8872612YA | <u>2/</u> | ATV750BL-25KM/883 | | - 1/ The lead finish shown for each PIN representing hermetic package is the most readily available from the manufacturer listed for that part. If the desired lead finish is not listed contact the vendor to determine its availability. - 2/ Not available from an approved source. - 3/ <u>Caution</u>. Do not use this number for item acquisition. Items acquired to this number may not satisfy the performance requirements of this drawing. - The vendor has given an end of life date of 10 December 2007 for ordering and a 31 December 2008 as final ship date. | Vendor CAGE | Vendor name | Margin test | Programming | |---------------|----------------------------------------------------------------------|---------------|---------------| | <u>number</u> | and address | <u>method</u> | <u>method</u> | | 1FN41 | ATMEL Corporation<br>2325 Orchard Parkway<br>San Jose, CA 95131-1034 | A | А | The information contained herein is disseminated for convenience only and the Government assumes no liability whatsoever for any inaccuracies in the information bulletin.