|                                                                                                        |                                                      |                                      |               |                                         |                                                              |                                                                             |              |              | REVISI  | ONS           |              |              |                       |                                                                 |                                     |                                          |                                           |                              |                     |               |
|--------------------------------------------------------------------------------------------------------|------------------------------------------------------|--------------------------------------|---------------|-----------------------------------------|--------------------------------------------------------------|-----------------------------------------------------------------------------|--------------|--------------|---------|---------------|--------------|--------------|-----------------------|-----------------------------------------------------------------|-------------------------------------|------------------------------------------|-------------------------------------------|------------------------------|---------------------|---------------|
| LTR                                                                                                    |                                                      |                                      |               |                                         |                                                              | DESCR                                                                       | RIPTION      |              | VE VIOI | ONO           |              |              | D.A                   | ATE (YI                                                         | R-MO-[                              | DA)                                      |                                           | APPF                         | ROVED               |               |
|                                                                                                        | <b> </b>                                             |                                      |               |                                         |                                                              |                                                                             |              |              |         |               |              |              |                       |                                                                 |                                     |                                          | _                                         |                              |                     |               |
| Α                                                                                                      |                                                      |                                      |               |                                         |                                                              | ements                                                                      |              | orial cha    | anges t | hrough        | iout g       | jap          |                       |                                                                 | 5-17                                |                                          |                                           | nond N                       |                     |               |
| В                                                                                                      | Boile                                                | erplate u                            | update,       | , part of                               | f 5 yea                                                      | r reviev                                                                    | v. ksr       |              |         |               |              |              |                       | 08-0                                                            | 8-22                                |                                          | Robe                                      | ert M. I                     | Heber               |               |
|                                                                                                        |                                                      |                                      |               |                                         |                                                              |                                                                             |              |              |         |               |              |              |                       |                                                                 |                                     |                                          |                                           |                              |                     |               |
|                                                                                                        |                                                      |                                      |               |                                         |                                                              |                                                                             |              |              |         |               |              |              |                       |                                                                 |                                     |                                          |                                           |                              |                     |               |
| REV                                                                                                    | В                                                    | В                                    | В             | В                                       | В                                                            | 1                                                                           |              |              |         |               |              |              |                       |                                                                 |                                     |                                          |                                           |                              |                     |               |
| REV<br>SHEET                                                                                           | B 35                                                 | B 36                                 | B 37          | B 38                                    | B 39                                                         |                                                                             |              |              |         |               |              |              |                       |                                                                 |                                     |                                          |                                           |                              |                     |               |
|                                                                                                        |                                                      |                                      |               |                                         |                                                              | В                                                                           | В            | В            | В       | В             | В            | В            | В                     | В                                                               | В                                   | В                                        | В                                         | В                            | В                   | В             |
| SHEET                                                                                                  | 35                                                   | 36                                   | 37            | 38                                      | 39                                                           | B 20                                                                        | B 21         | B 22         | B 23    | B 24          | B 25         | B 26         | B 27                  | B 28                                                            | B 29                                | B 30                                     | B 31                                      | B 32                         | B 33                | B 34          |
| SHEET                                                                                                  | 35<br>B<br>15                                        | 36<br>B                              | 37<br>B       | 38<br>B                                 | 39<br>B<br>19                                                | _                                                                           |              |              |         |               | 1            | 1            |                       |                                                                 |                                     | 1                                        |                                           |                              |                     |               |
| SHEET<br>REV<br>SHEET                                                                                  | 35<br>B<br>15                                        | 36<br>B                              | 37<br>B       | 38<br>B<br>18                           | 39<br>B<br>19                                                | _                                                                           | 21           | 22           | 23      | 24            | 25           | 26           | 27                    | 28                                                              | 29                                  | 30                                       | 31                                        | 32                           | 33                  | 34            |
| SHEET REV SHEET REV STATUS                                                                             | 35<br>B<br>15                                        | 36<br>B                              | 37<br>B       | 38<br>B<br>18<br>REV<br>SHE             | 39<br>B<br>19<br>/<br>EET                                    | 20<br>20<br>D BY                                                            | 21<br>B<br>1 | 22<br>B      | 23<br>B | 24<br>B       | 25<br>B      | 26<br>B      | 27<br>B               | 28<br>B                                                         | 29<br>B                             | 30<br>B                                  | 31<br>B                                   | 32<br>B                      | 33<br>B             | 34<br>B       |
| SHEET REV SHEET REV STATUS OF SHEETS PMIC N/A STA                                                      | 35<br>B<br>15                                        | 36<br>B<br>16                        | 37<br>B       | 38 B 18 REV SHE PREI K                  | 39<br>B<br>19<br>/<br>EET                                    | 20<br>D BY<br>n S. Ric                                                      | 21<br>B<br>1 | 22<br>B      | 23<br>B | 24<br>B       | 25<br>B<br>5 | 26<br>B<br>6 | 27<br>B<br>7<br>SE SI | 28<br>B<br>8<br>UPPL                                            | 29<br>B<br>9                        | 30<br>B<br>10                            | 31<br>B<br>11                             | 32<br>B<br>12                | 33<br>B<br>13       | 34<br>B       |
| SHEET REV SHEET REV STATUS OF SHEETS PMIC N/A  STAI MICRO DRA  THIS DRAWIN FOR U DEPA                  | 35 B 15 NDAF DCIRC AWIN NG IS A JSE BY RTMEN         | 36 B 16 CUIT G VAILAI ALL ITS        | 37<br>B<br>17 | 38 B 18 REV SHE PREI K CHE- Je          | 39 B 19 / EET PAREI Kenneth CKED eff Bow                     | D BY<br>n S. Ric<br>BY                                                      | 21<br>B<br>1 | 22<br>B      | 23<br>B | B 4 MIC PR    | 25 B 5 DI    | 26 B 6       | SE SI DLUM http       | B<br>B<br>8<br>UPPL<br>BUS,<br>o://ww                           | 29<br>B<br>9<br>Y CE, OHIO<br>vw.ds | 30<br>B<br>10<br>NTER<br>O 432<br>cc.dla | 31<br>B<br>11<br>2 COL<br>218-39<br>a.mil | 32<br>B<br>12<br>JUMB<br>990 | 33<br>B<br>13       | 34<br>B<br>14 |
| SHEET REV SHEET REV STATUS OF SHEETS PMIC N/A STAI MICRO DRA THIS DRAWIN FOR U                         | 35 B 15 NDAF DCIRC AWIN NG IS A USE BY RTMEN NCIES C | 36 B 16 CUIT G VAILAI ALL ITS OF THE | 37<br>B<br>17 | 38 B 18 REV SHE PREI K CHE APP R:       | 39 B 19 / EET PAREI (cenneth CKED eff Bow PROVE aymon        | D BY n S. Rice BY Vling                                                     | 21 B 1 1 ce  | 22<br>B<br>2 | 23<br>B | B 4 MIC PR    | 25 B 5 DI    | 26 B 6       | SE SI DLUM http       | B<br>B<br>8<br>UPPL<br>BUS,<br>o://ww                           | 29<br>B<br>9<br>Y CE, OHIO<br>vw.ds | 30<br>B<br>10<br>NTER<br>O 432<br>cc.dla | 31<br>B<br>11<br>2 COL<br>218-39<br>a.mil | 32<br>B<br>12<br>JUMB<br>990 | 33<br>B<br>13       | 34<br>B<br>14 |
| SHEET REV SHEET REV STATUS OF SHEETS PMIC N/A  STA MICRO DR/ THIS DRAWIN FOR U DEPA AND AGEN DEPARTMEN | 35 B 15 NDAF DCIRC AWIN NG IS A USE BY RTMEN NCIES C | 36 B 16 CUIT G VAILAI ALL ITS OF THE | 37<br>B<br>17 | 38 B 18 REV SHE PREI K CHE Je APP R DRA | 39 B 19 / EET PAREE Cenneth CKED eff Bow PROVE aymon WING 97 | 20<br>D BY<br>n S. Ric<br>BY<br>Vling<br>D BY<br>d Monr<br>APPRO<br>7-06-26 | 21 B 1       | 22<br>B<br>2 | 23<br>B | B 4 MIC PR MC | 25 B 5 DI    | 26 B 6 CIRC  | SE SI DLUM http       | B<br>B<br>8<br>UPPL<br>IBUS,<br>o://ww<br>, ME<br>LE LO<br>LICC | 29<br>B<br>9<br>Y CE, OHIO<br>vw.ds | 30<br>B<br>10<br>NTER<br>D 432<br>cc.dla | 31<br>B<br>11<br>COL<br>218-39<br>a.mil   | 32<br>B<br>12<br>JUMB<br>990 | 33<br>B<br>13<br>US | 34<br>B<br>14 |

#### 1. SCOPE

- 1.1 <u>Scope</u>. This drawing documents two product assurance class levels consisting of high reliability (device classes Q and M) and space application (device class V). A choice of case outlines and lead finishes are available and are reflected in the Part or Identifying Number (PIN). When available, a choice of Radiation Hardness Assurance (RHA) levels are reflected in the PIN.
  - 1.2 PIN. The PIN is as shown in the following example:



- 1.2.1 RHA designator. Device classes Q and V RHA marked devices meet the MIL-PRF-38535 specified RHA levels and are marked with the appropriate RHA designator. Device class M RHA marked devices meet the MIL-PRF-38535, appendix A specified RHA levels and are marked with the appropriate RHA designator. A dash (-) indicates a non-RHA device.
  - 1.2.2 Device type(s). The device type(s) identify the circuit function as follows:

| <u>Device type</u> <u>Generic number</u> |         | Circuit function              | Access time |
|------------------------------------------|---------|-------------------------------|-------------|
| 01                                       | 4025E-4 | 45000 gate programmable array | 4 ns        |

1.2.3 <u>Device class designator</u>. The device class designator is a single letter identifying the product assurance level as follows:

Device class

Device requirements documentation

M

Vendor self-certification to the requirements for MIL-STD-883 compliant, non-JAN class level B microcircuits in accordance with MIL-PRF-38535, appendix A

Q or V

Certification and qualification to MIL-PRF-38535

1.2.4 Case outline(s). The case outline(s) are as designated in MIL-STD-1835 and as follows:

| Outline letter | Descriptive designator      | <u>Terminals</u> | Package style                               |
|----------------|-----------------------------|------------------|---------------------------------------------|
| X<br>Y         | CMGA12-P299<br>see figure 1 | 299<br>228       | Pin grid array package<br>Quad flat package |
| Z              | see figure 1228             | Quad flat pack   | age                                         |

1.2.5 <u>Lead finish</u>. The lead finish is as specified in MIL-PRF-38535 for device classes Q and V or MIL-PRF-38535, appendix A for device class M.

| STANDARD<br>MICROCIRCUIT DRAWING                           | SIZE<br><b>A</b> |                | 5962-97525 |
|------------------------------------------------------------|------------------|----------------|------------|
| EFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 43218-3990 |                  | REVISION LEVEL | SHEET 2    |

DE

#### 1.3 Absolute maximum ratings. 1/ 2/

#### 1.4 Recommended operating conditions.

| Supply voltage relative to ground (V <sub>CC</sub> )    | +4.5 V dc minimum to +5.5 V dc maximum |
|---------------------------------------------------------|----------------------------------------|
| Input high voltage (V <sub>IH</sub> )                   | 2.0 V dc to V <sub>CC</sub>            |
| Input low voltage (V <sub>IL</sub> )                    | 0 V dc to 0.8 V dc                     |
| Maximum input signal transition time (t <sub>IN</sub> ) | 250 ns                                 |
| Case operating temperature range (T <sub>C</sub> )      | 55°C to +125°C                         |

#### 2. APPLICABLE DOCUMENTS

2.1 <u>Government specification, standards, and handbooks</u>. The following specification, standards, and handbooks form a part of this drawing to the extent specified herein. Unless otherwise specified, the issues of these documents are those cited in the solicitation or contract.

#### DEPARTMENT OF DEFENSE SPECIFICATION

MIL-PRF-38535 - Integrated Circuits, Manufacturing, General Specification for.

#### DEPARTMENT OF DEFENSE STANDARDS

MIL-STD-883 - Test Method Standard Microcircuits.

MIL-STD-1835 - Interface Standard Electronic Component Case Outlines.

#### DEPARTMENT OF DEFENSE HANDBOOKS

MIL-HDBK-103 - List of Standard Microcircuit Drawings. MIL-HDBK-780 - Standard Microcircuit Drawings.

(Copies of these documents are available online at <a href="http://assist.daps.dla.mil/quicksearch/">http://assist.daps.dla.mil/quicksearch/</a> or from the Standardization Document Order Desk, 700 Robins Avenue, Building 4D, Philadelphia, PA 19111-5094.)

2.2 <u>Non-Government publications</u>. The following document(s) form a part of this document to the extent specified herein. Unless otherwise specified, the issues of these documents are those cited in the solicitation.

#### ELECTRONICS INDUSTRIES ASSOCIATION (EIA)

JEDEC Standard EIA/JESD78 - IC Latch-Up Test.

(Applications for copies should be addressed to the Electronics Industries Association, 2500 Wilson Boulevard, Arlington, VA 22201; <a href="http://www.jedec.org">http://www.jedec.org</a>.)

(Non-Government standards and other publications are normally available from the organizations that prepare or distribute the documents. These documents also may be available in or through libraries or other informational services.)

<sup>3/</sup> Maximum junction temperature shall not be exceeded except for allowable short duration burn-in screening conditions in accordance with method 5004 of MIL-STD-883.

| STANDARD<br>MICROCIRCUIT DRAWING                            | SIZE<br><b>A</b> |                     | 5962-97525 |
|-------------------------------------------------------------|------------------|---------------------|------------|
| DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 43218-3990 |                  | REVISION LEVEL<br>B | SHEET 3    |

<sup>1/</sup> Stresses above the absolute maximum rating may cause permanent damage to the device. Extended operation at the maximum levels may degrade performance and affect reliability.

<sup>2/</sup> All voltage values in this drawing are with respect to V<sub>SS</sub>.

2.3 <u>Order of precedence</u>. In the event of a conflict between the text of this drawing and the references cited herein, the text of this drawing takes precedence. Nothing in this document, however, supersedes applicable laws and regulations unless a specific exemption has been obtained.

#### 3. REQUIREMENTS

- 3.1 <u>Item requirements</u>. The individual item requirements for device classes Q and V shall be in accordance with MIL-PRF-38535 and as specified herein or as modified in the device manufacturer's Quality Management (QM) plan. The modification in the QM plan shall not affect the form, fit, or function as described herein. The individual item requirements for device class M shall be in accordance with MIL-PRF-38535, appendix A for non-JAN class level B devices and as specified herein.
- 3.2 <u>Design, construction, and physical dimensions</u>. The design, construction, and physical dimensions shall be as specified in MIL-PRF-38535 and herein for device classes Q and V or MIL-PRF-38535, appendix A and herein for device class M.
  - 3.2.1 Case outlines. The case outlines shall be in accordance with 1.2.4 herein and figure 1.
  - 3.2.2 Terminal connections. The terminal connections shall be as specified on figure 2.
  - 3.2.3 Logic block diagram. The logic block diagram shall be as specified on figure 3.
- 3.3 <u>Electrical performance characteristics and postirradiation parameter limits</u>. Unless otherwise specified herein, the electrical performance characteristics and postirradiation parameter limits are as specified in table I and shall apply over the full case operating temperature range.
- 3.4 <u>Electrical test requirements</u>. The electrical test requirements shall be the subgroups specified in table IIA. The electrical tests for each subgroup are defined in table I.
- 3.5 <u>Marking</u>. The part shall be marked with the PIN listed in 1.2 herein. In addition, the manufacturer's PIN may also be marked. For packages where marking of the entire SMD PIN number is not feasible due to space limitations, the manufacturer has the option of not marking the "5962-" on the device. For RHA product using this option, the RHA designator shall still be marked. Marking for device classes Q and V shall be in accordance with MIL-PRF-38535. Marking for device class M shall be in accordance with MIL-PRF-38535, appendix A.
- 3.5.1 <u>Certification/compliance mark</u>. The certification mark for device classes Q and V shall be a "QML" or "Q" as required in MIL-PRF-38535. The compliance mark for device class M shall be a "C" as required in MIL-PRF-38535, appendix A.
- 3.6 <u>Certificate of compliance</u>. For device classes Q and V, a certificate of compliance shall be required from a QML-38535 listed manufacturer in order to supply to the requirements of this drawing (see 6.6.1 herein). For device class M, a certificate of compliance shall be required from a manufacturer in order to be listed as an approved source of supply in MIL-HDBK-103 (see 6.6.2 herein). The certificate of compliance submitted to DSCC-VA prior to listing as an approved source of supply for this drawing shall affirm that the manufacturer's product meets, for device classes Q and V, the requirements of MIL-PRF-38535 and herein or for device class M, the requirements of MIL-PRF-38535, appendix A and herein.
- 3.7 <u>Certificate of conformance</u>. A certificate of conformance as required for device classes Q and V in MIL-PRF-38535 or for device class M in MIL-PRF-38535, appendix A shall be provided with each lot of microcircuits delivered to this drawing.
- 3.8 <u>Notification of change for device class M</u>. For device class M, notification to DSCC-VA of change of product (see 6.2 herein) involving devices acquired to this drawing is required for any change that affects this drawing.
- 3.9 <u>Verification and review for device class M.</u> For device class M, DSCC, DSCC's agent, and the acquiring activity retain the option to review the manufacturer's facility and applicable required documentation. Offshore documentation shall be made available onshore at the option of the reviewer.
- 3.10 <u>Microcircuit group assignment for device class M.</u> Device class M devices covered by this drawing shall be in microcircuit group number 42 (see MIL-PRF-38535, appendix A).

| STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> |                | 5962-97525 |
|----------------------------------|------------------|----------------|------------|
| DEFENSE SUPPLY CENTER COLUMBUS   |                  | REVISION LEVEL | SHEET      |
| COLUMBUS, OHIO 43218-3990        |                  | B              | 4          |

#### 4. VERIFICATION

- 4.1 <u>Sampling and inspection</u>. For device classes Q and V, sampling and inspection procedures shall be in accordance with MIL-PRF-38535 or as modified in the device manufacturer's Quality Management (QM) plan. The modification in the QM plan shall not affect the form, fit, or function as described herein. For device class M, sampling and inspection procedures shall be in accordance with MIL-PRF-38535, appendix A.
- 4.2 <u>Screening</u>. For device classes Q and V, screening shall be in accordance with MIL-PRF-38535, and shall be conducted on all devices prior to qualification and technology conformance inspection. For device class M, screening shall be in accordance with method 5004 of MIL-STD-883, and shall be conducted on all devices prior to quality conformance inspection.

#### 4.2.1 Additional criteria for device class M.

- a. Delete the sequence specified as initial (preburn-in) electrical parameters through interim (postburn-in) electrical parameters of method 5004 and substitute lines 1 through 5 of table IIA herein.
- b. Test condition B. The test circuit shall be maintained by the manufacturer under document revision level control and shall be made available to the preparing or acquiring activity upon request. The test circuit shall specify the inputs, outputs, biases, and power dissipation, as applicable, in accordance with the intent specified in method 1015.
- c. Interim and final electrical parameters shall be as specified in table IIA herein.

#### 4.2.2 Additional criteria for device classes Q and V.

- a. The burn-in test duration, test condition and test temperature, or approved alternatives shall be as specified in the device manufacturer's QM plan in accordance with MIL-PRF-38535. The burn-in test circuit shall be maintained under document revision level control of the device manufacturer's Technology Review Board (TRB) in accordance with MIL-PRF-38535 and shall be made available to the acquiring or preparing activity upon request. The test circuit shall specify the inputs, outputs, biases, and power dissipation, as applicable, in accordance with the intent specified in method 1015.
- b. Interim and final electrical test parameters shall be as specified in table IIA herein.
- Additional screening for device class V beyond the requirements of device class Q shall be as specified in MIL-PRF-38535, appendix B.
- 4.3 Qualification inspection for device classes Q and V. Qualification inspection for device classes Q and V shall be in accordance with MIL-PRF-38535. Inspections to be performed shall be those specified in MIL-PRF-38535 and herein for groups A, B, C, D, and E inspections (see 4.4.1 through 4.4.4).
- 4.4 Conformance inspection. Technology conformance inspection for classes Q and V shall be in accordance with MIL-PRF-38535 including groups A, B, C, D, and E inspections and as specified herein. Quality conformance inspection for device class M shall be in accordance with MIL-PRF-38535, appendix A and as specified herein. Inspections to be performed for device class M shall be those specified in method 5005 of MIL-STD-883 and herein for groups A, B, C, D, and E inspections (see 4.4.1 through 4.4.4).

#### 4.4.1 Group A inspection.

- a. Tests shall be as specified in table IIA herein.
- b. Subgroups 5 and 6 of table I of method 5005 of MIL-STD-883 shall be omitted.
- c. For device class M, subgroups 7, 8A, and 8B tests shall include verifying the functionality of the device. For device classes Q and V, subgroups 7, 8A, and 8B shall include verifying the functionality.
- d. O/V (latch-up) tests shall be measured only for initial qualification and after any design or process changes which may affect the performance of the device. For device class M, procedures and circuits shall be maintained under document revision level control by the manufacturer and shall be made available to the preparing activity or acquiring activity upon request. For device classes Q and V, the procedures and circuits shall be under the control of the device manufacturer's TRB in accordance with MIL-PRF-38535 and shall be made available to the preparing activity or acquiring activity upon request. Testing shall be on all pins, on five devices with zero failures. Latch-up test shall be considered destructive. Information contained in JESD 78 may be used for reference.
- e. Subgroup 4 (CIN and COUT measurements) shall be measured only for initial qualification and after any process or design changes which may affect input capacitance. Capacitance shall be measured between the designated terminal and GND at a frequency of 1 MHz. Sample size is 3 devices with no failures, and all input terminals tested.

| STANDARD<br>MICROCIRCUIT DRAWING                            | SIZE<br><b>A</b> |                     | 5962-97525 |
|-------------------------------------------------------------|------------------|---------------------|------------|
| DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 43218-3990 |                  | REVISION LEVEL<br>B | SHEET 5    |

TABLE I. <u>Electrical performance characteristics</u>.

| Test                                                                                                                                        | Symbol           | Conditions $4.5 \text{ V} \le \text{V}_{\text{CC}} \le 5.5 \text{ V}$                             | Group A subgroups | Device<br>type | Lim   |       | Unit |
|---------------------------------------------------------------------------------------------------------------------------------------------|------------------|---------------------------------------------------------------------------------------------------|-------------------|----------------|-------|-------|------|
|                                                                                                                                             |                  | $-55^{\circ}\text{C} \le \text{T}_{\text{C}} \le +125^{\circ}\text{C}$ unless otherwise specified |                   |                | Min   | Max   |      |
| High level output voltage                                                                                                                   | V <sub>OH</sub>  | $V_{CC} = 4.5 \text{ V}, I_{OH} = -4.0 \text{ mA}$                                                | 1,2,3             | All            | 2.4   |       | V    |
| Low level output voltage 1/                                                                                                                 | V <sub>OL</sub>  | $V_{CC} = 5.5 \text{ V}, I_{OL} = 12 \text{ mA},$                                                 | 1,2,3             | All            |       | 0.4   | V    |
| Quiescent LCA supply current 2/                                                                                                             | I <sub>cco</sub> | V <sub>CC</sub> = V <sub>IN</sub> = 5.5 V                                                         | 1,2,3             | All            |       | 50    | mA   |
| Input leakage current                                                                                                                       | I <sub>IL</sub>  | V <sub>IN</sub> = 0 V and 5.5 V,<br>V <sub>CC</sub> = 5.5 V                                       | 1,2,3             | All            | -10   | +10   | μА   |
| Pad pull-up current (when selected)                                                                                                         | I <sub>RIN</sub> | V <sub>IN</sub> = 0 V                                                                             | 1,2,3             | All            | -0.02 | -0.25 | mA   |
| Horizontal long line pull-up current (when selected)                                                                                        | I <sub>RLL</sub> | At logic low                                                                                      | 1,2,3             | All            |       | 2.5   | mA   |
| Input capacitance                                                                                                                           | C <sub>IN</sub>  | See 4.4.1e                                                                                        | 4,5,6             | All            |       | 16    | pF   |
| Functional test                                                                                                                             | FT               | See 4.4.1c                                                                                        | 7,8A,8B           | All            |       |       |      |
| $T_{pid} + 32*T_{ilo} + Int. + T_{ops} + rtd$                                                                                               | t <sub>B1</sub>  |                                                                                                   | 9, 10, 11         | 01             |       | 145.9 | ns   |
| $T_{pid}$ + 32* $T_{hho}$ + Int. + $T_{ops}$ + rtd                                                                                          | t <sub>B2</sub>  |                                                                                                   |                   |                |       | 177.9 |      |
| $T_{pid} + 32*T_{iho} + Int. + T_{ops} + rtd$                                                                                               | t <sub>B3</sub>  |                                                                                                   |                   |                |       | 209.9 |      |
| $T_{pid} + 32*T_{rio} + Int. + T_{ops} + rtd$                                                                                               | t <sub>B4</sub>  |                                                                                                   |                   |                |       | 264.3 |      |
| T <sub>cko</sub> + Int. + T <sub>ick</sub>                                                                                                  | t <sub>B5</sub>  |                                                                                                   |                   |                | 10.1  |       |      |
| T <sub>cko</sub> + Int. + T <sub>hhck</sub>                                                                                                 | t <sub>B6</sub>  |                                                                                                   |                   |                | 11.1  |       |      |
| T <sub>cko</sub> + Int. + T <sub>dick</sub>                                                                                                 | t <sub>B7</sub>  |                                                                                                   |                   |                | 9.1   |       |      |
| T <sub>cko</sub> + Int. + T <sub>ihck</sub>                                                                                                 | t <sub>B8</sub>  |                                                                                                   |                   |                | 12.2  |       |      |
| T <sub>cko</sub> + Int. + T <sub>ecck</sub>                                                                                                 | t <sub>B9</sub>  |                                                                                                   |                   |                | 10.1  |       |      |
|                                                                                                                                             | t <sub>B10</sub> |                                                                                                   |                   |                |       | 311.7 |      |
| $\begin{array}{c} \text{Interconnect} + t_{\text{pid}} + t_{\text{ops}} + t_{\text{ascy}} \\ + t_{\text{sum}} + t_{\text{BYP}} \end{array}$ | t <sub>B11</sub> |                                                                                                   |                   |                |       | 389   |      |
| $\begin{array}{c} \text{Interconnect} + t_{\text{pid}} + t_{\text{ops}} + t_{\text{incy}} \\ + t_{\text{sum}} \end{array}$                  | t <sub>B12</sub> |                                                                                                   |                   |                |       | 162   |      |
| Interconnect + t <sub>pid</sub> + t <sub>ops</sub> + tincy + t <sub>BYP</sub>                                                               | t <sub>B13</sub> |                                                                                                   |                   |                |       | 55.5  |      |

| STANDARD<br>MICROCIRCUIT DRAWING                            | SIZE<br><b>A</b> |                     | 5962-97525 |
|-------------------------------------------------------------|------------------|---------------------|------------|
| DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 43218-3990 |                  | REVISION LEVEL<br>B | SHEET 6    |

TABLE I. <u>Electrical performance characteristics</u> - continued.

| Test                                                                                  | Symbol            | Conditions                                                                                                                                                         | Group A    | Device | Lim | nits | Unit |
|---------------------------------------------------------------------------------------|-------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|--------|-----|------|------|
|                                                                                       |                   | $4.5 \text{ V} \le \text{V}_{\text{CC}} \le 5.5 \text{ V}$<br>$-55^{\circ}\text{C} \le \text{T}_{\text{C}} \le +125^{\circ}\text{C}$<br>unless otherwise specified | subgroups  | type   | Min | Max  |      |
| WIDE DECODER SWITCHING                                                                | CHARACT           | TERISTICS                                                                                                                                                          |            |        |     |      |      |
| Full length, both pull-ups inputs from IOB I-pins                                     | T <sub>WAF</sub>  | See figures 3 and 4 as applicable. <u>3</u> /                                                                                                                      | <u>4</u> / | 01     |     | 18   | ns   |
| Full length, both pull-ups inputs from internal logic                                 | T <sub>WAFL</sub> |                                                                                                                                                                    | <u>4</u> / |        |     | 21   |      |
| Half length, one pull-up inputs from IOB I-pins                                       | T <sub>WAO</sub>  |                                                                                                                                                                    | <u>4</u> / |        |     | 19   |      |
| Half length, one pull-up inputs from internal logic                                   | T <sub>WAOL</sub> |                                                                                                                                                                    | <u>4</u> / |        |     | 21   |      |
| CLB SWITCHING CHARACTE                                                                | RISTICS           |                                                                                                                                                                    |            |        |     |      |      |
| Combinatorial delay F/G inputs to X/Y outputs                                         | T <sub>ILO</sub>  | See figures 3 and 4, as applicable.                                                                                                                                | <u>5</u> / | 01     |     | 3.9  | ns   |
| Combinatorial delay F/G inputs via H' to X/Y outputs                                  | T <sub>IHO</sub>  |                                                                                                                                                                    | <u>5</u> / |        |     | 5.9  |      |
| Combinatorial delay C inputs via H' to X/Y outputs                                    | T <sub>HHO</sub>  |                                                                                                                                                                    | <u>5</u> / |        |     | 4.9  |      |
| CLB fast carry logic operand inputs (F1, F2, G1, G4) to C <sub>OUT</sub>              | T <sub>OPCY</sub> |                                                                                                                                                                    | <u>6</u> / |        |     | 4.4  |      |
| CLB fast carry logic add/<br>subtract input (F3) to C <sub>OUT</sub>                  | T <sub>ASCY</sub> |                                                                                                                                                                    | <u>6</u> / |        |     | 6.8  |      |
| CLB fast carry logic initialization inputs (F1, F3) to C <sub>OUT</sub>               | T <sub>INCY</sub> |                                                                                                                                                                    | <u>6</u> / |        |     | 2.9  |      |
| CLB fast carry logic C <sub>IN</sub><br>through function<br>generators to X/Y outputs | T <sub>SUM</sub>  |                                                                                                                                                                    | <u>6</u> / |        |     | 5    |      |
| CLB fast carry logic C <sub>IN</sub> to C <sub>OUT</sub> , bypass function generators | T <sub>BYP</sub>  |                                                                                                                                                                    | <u>6</u> / |        |     | 1    |      |
| Sequential delays clock K to outputs Q                                                | Тско              |                                                                                                                                                                    | <u>5</u> / |        |     | 5    |      |
| Set-up time before clock K, F/G inputs                                                | T <sub>ICK</sub>  |                                                                                                                                                                    | <u>5</u> / |        | 4   |      |      |
| Set-up time before clock K,<br>F/G inputs via H'                                      | T <sub>IHCK</sub> |                                                                                                                                                                    | <u>5</u> / |        | 6.1 |      |      |
| Set-up time before clock K,<br>C inputs via H1                                        | T <sub>HHCK</sub> |                                                                                                                                                                    | <u>5</u> / |        | 5   |      |      |

| STANDARD<br>MICROCIRCUIT DRAWING                            | SIZE<br><b>A</b> |                     | 5962-97525 |
|-------------------------------------------------------------|------------------|---------------------|------------|
| DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 43218-3990 |                  | REVISION LEVEL<br>B | SHEET 7    |

TABLE I. <u>Electrical performance characteristics</u>. - continued.

| Test                                                                     | Symbol            | Conditions                                                                                                                                                                                               | Group A    | Device | Lin | nits | Unit |
|--------------------------------------------------------------------------|-------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|--------|-----|------|------|
|                                                                          |                   | $\begin{array}{c} 4.5 \text{ V} \leq \text{V}_{\text{CC}} \leq 5.5 \text{ V} \\ -55^{\circ}\text{C} \leq \text{T}_{\text{C}} \leq +125^{\circ}\text{C} \\ \text{unless otherwise specified} \end{array}$ | subgroups  | type   | Min | Max  |      |
| CLB SWITCHING CHARACT                                                    | ERISTICS -        | - Continued.                                                                                                                                                                                             |            |        |     |      |      |
| Set-up time before clock K,<br>C inputs via DIN                          | T <sub>DICK</sub> | See figures 3 and 4, as applicable                                                                                                                                                                       | <u>5</u> / | 01     | 3   |      | ns   |
| Set-up time before clock K,<br>C inputs via EC                           | T <sub>ECCK</sub> |                                                                                                                                                                                                          | <u>5</u> / |        | 4   |      |      |
| Set-up time before clock K,<br>C inputs via S/R, going<br>low (inactive) | T <sub>RCK</sub>  |                                                                                                                                                                                                          | <u>4</u> / |        | 4.2 |      |      |
| Hold time after clock K, F/G inputs                                      | T <sub>CKI</sub>  |                                                                                                                                                                                                          | <u>5</u> / |        | 0   |      |      |
| Hold time after clock K,<br>F/G inputs via H'                            | T <sub>CKIH</sub> |                                                                                                                                                                                                          | <u>5</u> / |        | 0   |      |      |
| Hold time after clock K,<br>C inputs via H1                              | Т <sub>СКНН</sub> |                                                                                                                                                                                                          | <u>5</u> / |        | 0   |      |      |
| Hold time after clock K,<br>C inputs via DIN                             | T <sub>CKDI</sub> |                                                                                                                                                                                                          | <u>5</u> / |        | 0   |      |      |
| Hold time after clock K,<br>C inputs via EC                              | T <sub>CKEC</sub> |                                                                                                                                                                                                          | <u>5</u> / |        | 0   |      |      |
| Hold time after clock K,<br>C inputs via S/R, going<br>low (inactive)    | T <sub>CKR</sub>  |                                                                                                                                                                                                          | <u>4</u> / |        | 0   |      |      |
| Clock high time                                                          | T <sub>CH</sub>   |                                                                                                                                                                                                          | <u>4</u> / |        | 4.5 |      |      |
| Clock low time                                                           | T <sub>CL</sub>   |                                                                                                                                                                                                          | <u>4</u> / |        | 4.5 |      |      |
| Set/Reset direct width (high)                                            | $T_RPW$           |                                                                                                                                                                                                          | <u>4</u> / |        | 5.5 |      | ·    |
| Set/Reset direct delay, from C to Q                                      | T <sub>RIO</sub>  |                                                                                                                                                                                                          | <u>5</u> / |        |     | 6.5  |      |
| Master set/reset width (high or low)                                     | T <sub>MRW</sub>  |                                                                                                                                                                                                          | <u>4</u> / |        | 112 |      |      |
| Master set/reset delay from global set/reset net to Q                    | $T_{MRQ}$         |                                                                                                                                                                                                          | <u>4</u> / |        |     | 134  |      |

| STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> |                | 5962-97525 |
|----------------------------------|------------------|----------------|------------|
| DEFENSE SUPPLY CENTER COLUMBUS   |                  | REVISION LEVEL | SHEET      |
| COLUMBUS, OHIO 43218-3990        |                  | B              | 8          |

TABLE I. <u>Electrical Performance Characteristics</u> - continued.

| Test                                                                                                | Symbol                                                                                                                                                      | Conditions                             | Group A    | Device |     |     | Unit |  |
|-----------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------|------------|--------|-----|-----|------|--|
|                                                                                                     | $\begin{array}{c c} 4.5 \ V \leq V_{CC} \leq 5.5 \ V \\ -55^{\circ}C \leq T_{C} \leq +125^{\circ}C \\ \text{unless otherwise specified} \end{array}$ subgro |                                        | subgroups  | type   | Min | Max |      |  |
| CLB SWITCHING CHARACTERISTICS (RAM OPTION)                                                          |                                                                                                                                                             |                                        |            |        |     |     |      |  |
| Read operation, address read cycle time (16 X 2)                                                    | T <sub>RC</sub>                                                                                                                                             | See figures 3 and 4, as applicable. 7/ | <u>8</u> / | 01     | 4.5 |     | ns   |  |
| Read operation, address read cycle time (32 X 1)                                                    | T <sub>RCT</sub>                                                                                                                                            |                                        | <u>8</u> / |        | 6.5 |     |      |  |
| Read operation data valid<br>after address change<br>(no write enable) (16 X 2)                     | T <sub>ILO</sub>                                                                                                                                            |                                        | <u>8</u> / |        |     | 3.9 |      |  |
| Read operation data valid<br>after address change<br>(no write enable) (32 X 1)                     | T <sub>IHO</sub>                                                                                                                                            |                                        | <u>8</u> / |        |     | 5.9 |      |  |
| Read during write, clocking data into flip flop address setup time before clock K (16 X 2)          | T <sub>ICK</sub>                                                                                                                                            |                                        | <u>8</u> / |        | 4   |     |      |  |
| Read during write, clocking<br>data into flip flop address<br>setup time before clock K<br>(32 X 1) | T <sub>IHCK</sub>                                                                                                                                           |                                        | <u>8</u> / |        | 6.1 |     |      |  |
| Read during write, data valid<br>after WE going active<br>(16 X 2)                                  | T <sub>WO</sub>                                                                                                                                             |                                        | <u>8</u> / |        |     | 10  |      |  |
| Read during write, (DIN stable before WE) (32 X 1)                                                  | T <sub>WOT</sub>                                                                                                                                            |                                        | <u>8</u> / |        |     | 12  |      |  |
| Read during write, data valid<br>after DIN (16 X 2)                                                 | T <sub>DO</sub>                                                                                                                                             |                                        | <u>4</u> / |        |     | 9   |      |  |
| Read during write, (DIN change during WE) (32 X 1)                                                  | T <sub>DOT</sub>                                                                                                                                            |                                        | <u>4</u> / |        |     | 11  |      |  |
| Read during write, clocking<br>data into flip flop, WE setup<br>time before clock K (16 X 2)        | T <sub>WCK</sub>                                                                                                                                            |                                        | <u>4</u> / |        | 8   |     |      |  |
| Read during write, clocking<br>data into flip flop, WE setup<br>time before clock K (32 X 1)        | T <sub>WCKT</sub>                                                                                                                                           |                                        | <u>4/</u>  |        | 9.6 |     |      |  |
| Read during write, clocking data into flip flop, data setup time before clock K (16 X 2)            | T <sub>DCK</sub>                                                                                                                                            |                                        | <u>4</u> / |        | 7   |     |      |  |

|                                                             | 1    | T.                  |            |
|-------------------------------------------------------------|------|---------------------|------------|
| STANDARD                                                    | SIZE |                     |            |
| MICROCIRCUIT DRAWING                                        | Α    |                     | 5962-97525 |
| DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 43218-3990 |      | REVISION LEVEL<br>B | SHEET 9    |

| TABLE I. <u>Electrical Performance Characteristics</u> - continued.                            |                   |                                                                                                                                |                  |          |            |                |        |         |       |
|------------------------------------------------------------------------------------------------|-------------------|--------------------------------------------------------------------------------------------------------------------------------|------------------|----------|------------|----------------|--------|---------|-------|
| Test                                                                                           | Symbol            | Condition                                                                                                                      | -                |          | up A       | Device         | Limits |         | Unit  |
|                                                                                                |                   | $4.5 \text{ V} \leq \text{V}_{\text{CC}} \leq \\ -55^{\circ}\text{C} \leq \text{T}_{\text{C}} \leq \\ \text{unless otherwise}$ | +125°C           | subgi    | roups type |                | Min    | Max     |       |
| CLB SWITCHING CHARACTERIS                                                                      | STICS (RA         | M OPTION) - Con                                                                                                                | tinued.          |          |            |                |        |         |       |
| Read during write, clocking<br>data into flip flop, data setup<br>time before clock K (32 X 1) | T <sub>DCKT</sub> | See figures 3 an as applicable 7/                                                                                              |                  | <u>4</u> | <u>!</u> / | 01             | 8      |         | ns    |
| Write operation, address write cycle time (16 X 2)                                             | T <sub>WC</sub>   |                                                                                                                                |                  | 4        | <u>l</u> / |                | 8      |         |       |
| Write operation, address write cycle time (32 X 1)                                             | T <sub>WCT</sub>  |                                                                                                                                |                  | <u>4</u> | <u>l/</u>  |                | 8      |         |       |
| Write operation, write enable pulse width (high) (16 X 2)                                      | T <sub>WP</sub>   |                                                                                                                                |                  | 4        | <u>!</u> / |                | 4      |         |       |
| Write operation, write enable pulse width (high) (32 X 1)                                      | T <sub>WPT</sub>  |                                                                                                                                |                  | 4        | <u>!</u> / |                | 4      |         |       |
| Write operation, address setup time before beginning of WE (16 X 2)                            | T <sub>AS</sub>   |                                                                                                                                |                  | 4        | <u>l</u> / |                | 2      |         |       |
| Write operation, address setup<br>time before beginning of WE<br>(32 X 1)                      | T <sub>AST</sub>  |                                                                                                                                |                  | <u>4</u> | <u>l/</u>  |                | 2      |         |       |
| Write operation, address hold time after end of WE (16 X 2)                                    | T <sub>AH</sub>   |                                                                                                                                |                  | 4        | <u>l</u> / |                | 2.5    |         |       |
| Write operation, address hold time after end of WE (32 X 1)                                    | T <sub>AHT</sub>  |                                                                                                                                |                  | 4        | <u>!</u> / |                | 2      |         |       |
| Write operation, DIN setup time before end of WE (16 X 2)                                      | T <sub>DS</sub>   |                                                                                                                                |                  | 4        | <u>!</u> / |                | 4      |         |       |
| Write operation, DIN setup time before end of WE (32 X 1)                                      | T <sub>DST</sub>  |                                                                                                                                |                  | 4        | <u>!</u> / |                | 5      |         |       |
| Write operation, DIN hold time after end of WE                                                 | T <sub>DHT</sub>  |                                                                                                                                |                  | 4        | <u>l/</u>  |                | 2      |         |       |
| IOB SWITCHING CHARACTERIS                                                                      | STICS             |                                                                                                                                |                  | 1        |            | r              | 1      | _       |       |
| Input propagation delay, pad to I1, I2                                                         | T <sub>PID</sub>  | See figures 3 an as applicable.                                                                                                | d 4              | <u>5</u> | 5/         | 01             |        | 3       | ns    |
| Input propagation delay, pad to I1, I2, via transparent latch (fast)                           | T <sub>PLI</sub>  | 9/ <u>10</u> /                                                                                                                 |                  | <u>4</u> | <u>l</u> / |                |        | 6       |       |
| Input propagation delay, pad to I1, I2, via transparent latch (with delay)                     | T <sub>PDLI</sub> |                                                                                                                                |                  | 4        | <u>.</u> / |                |        | 15      |       |
| Input propagation delay, clock (IK) to I1, I2, (flip-flop)                                     | T <sub>IKRI</sub> |                                                                                                                                |                  | 4        | <u>l/</u>  |                |        | 6.8     |       |
| See footnotes at end of table.                                                                 |                   |                                                                                                                                |                  |          |            |                |        |         |       |
| STANDAF<br>MICROCIRCUIT I                                                                      |                   | G                                                                                                                              | SIZE<br><b>A</b> |          | 5962-      |                |        | 5962-   | 97525 |
| DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 43218-3990                                    |                   |                                                                                                                                |                  |          | REVIS      | SION LEVE<br>B | L      | SHEET 1 | 0     |

#### TABLE I. Electrical Performance Characteristics - continued. Test Symbol Conditions Group A Device Limits Unit $4.5~V \leq V_{CC} \leq 5.5~V$ subgroups type Min Max $-55^{\circ}C \le T_C \le +125^{\circ}C$ unless otherwise specified IOB SWITCHING CHARACTERISTICS Input propagation delay, clock $T_{IKLI}$ See figures 3 and 4 <u>4</u>/ 01 7.3 ns (IK) to I1, I2, (latch enable) as applicable. 9/ 10/ See figures 3 and 4 Setup time, pad to clock T<sub>PICK</sub> 4/ 4 as applicable. (IK), fast 9/ 10/ 11/ $T_{PICKD}$ <u>4</u>/ 14 Setup time, pad to clock (IK), with delay Hold time, pad to clock (IK), fast <u>4</u>/ 0 $T_{IKPI}$ 0 Hold time, pad to clock $T_{IKPID}$ 4/ (IK), with delay Output propagation delay clock $T_{OKPOF}$ See figures 3 and 4 4/ 7.5 as applicable. (OK) to pad, (fast) 9/ 10/ 11.5 TOKPOS Output propagation delay clock <u>4</u>/ (OK) to pad, (slew rate limited) $\mathsf{T}_{\mathsf{OPF}}$ 8 Output propagation delay output <u>4</u>/ (O) to pad (fast) Output propagation delay output 12 $T_{\mathsf{OPS}}$ <u>5</u>/ (O) to pad (slew rate limited) Output propagation delay 3-10 $T_{TSHZF}$ <u>8</u>/ state to pad begin hi-Z (fast) Output propagation delay 3- $T_{TSONF}$ 8/ 10 state to pad active and valid (fast) Output propagation delay 3- $T_{TSONS}$ <u>8</u>/ 13.7 state to pad active and valid (slew rate limited) Setup time, output (O) to $T_{OOK}$ 4/ 5 clock (OK) Hold time, output (O) to $T_{OKO}$ <u>4</u>/ 0 clock (OK) Clock high or low time $T_{\text{CH}}/T_{\text{CL}}$ 4.5 <u>4</u>/ Global set/reset delay from GSR $T_{RRI}$ <u>4</u>/ 29 net through Q to I1, I2 Global set/reset delay from GSR $T_{RPO}$ <u>4</u>/ 28 net to pad Global set/reset GSR width $T_{MRW}$ 4/ 112

| STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> |                | 5962-97525 |
|----------------------------------|------------------|----------------|------------|
| DEFENSE SUPPLY CENTER COLUMBUS   |                  | REVISION LEVEL | SHEET      |
| COLUMBUS, OHIO 43218-3990        |                  | B              | 11         |

| TABLE I. <u>Electrical Performance Characteristics</u> - continued. |                    |                                                                                                                                                                    |               |                |                        |        |     |      |      |
|---------------------------------------------------------------------|--------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|----------------|------------------------|--------|-----|------|------|
| Test                                                                | Symbol             |                                                                                                                                                                    | onditions     |                | Group A                | Device | Lin | nits | Unit |
|                                                                     |                    | $4.5 \text{ V} \le \text{V}_{\text{CC}} \le 5.5 \text{ V}$<br>$-55^{\circ}\text{C} \le \text{T}_{\text{C}} \le +125^{\circ}\text{C}$<br>unless otherwise specified |               | subgroups type |                        | Min    | Max |      |      |
| GUARANTEED INPUT AND OUTPUT PARAMETERS (Pin to Pin, TTL inputs)     |                    |                                                                                                                                                                    |               |                |                        |        |     |      |      |
| Global Clock to Output (fast) using OFF                             | T <sub>ICKOF</sub> | OFF = Output Flip-Flop;<br>IFF = Input Flip-Flop or                                                                                                                |               |                | <u>11</u> /            | 01     |     | 17   | ns   |
| Global Clock to Output (slew-<br>limited) using OFF                 | T <sub>ICKO</sub>  | Latch                                                                                                                                                              |               |                |                        |        |     | 21   |      |
| Input setup time,using IFF (no delay)                               | T <sub>PSUF</sub>  |                                                                                                                                                                    |               |                |                        |        | 1.5 |      |      |
| Input hold time, using IFF (no delay)                               | T <sub>PHF</sub>   |                                                                                                                                                                    |               |                |                        |        | 8   |      |      |
| Input setup time, using IFF (with delay)                            | T <sub>PSU</sub>   |                                                                                                                                                                    |               |                |                        |        | 9.5 |      |      |
| Input hold time, using IFF (with delay)                             | T <sub>PH</sub>    |                                                                                                                                                                    |               |                |                        |        | 0   |      |      |
| CLB EDGE TRIGGERED (Synchr                                          | onous) RAN         | M SWITCHI                                                                                                                                                          | NG CHA        | RACTERI        | ISTICS GUID            | ELINES |     |      |      |
| Address write cycle time                                            | T <sub>WCS</sub>   |                                                                                                                                                                    |               | 16x2           | <u>4</u> / <u>13</u> / | 01     | 15  |      | ns   |
| (clock K period)                                                    | T <sub>WCTS</sub>  |                                                                                                                                                                    |               | 32X1           |                        |        | 15  |      |      |
| Clock K pulse width                                                 | T <sub>WPS</sub>   |                                                                                                                                                                    |               | 16X2           |                        |        | 7.5 |      |      |
| (active edge)                                                       |                    |                                                                                                                                                                    |               |                |                        |        |     | 1    | ms   |
|                                                                     | T <sub>WPTS</sub>  |                                                                                                                                                                    | $\rightarrow$ | 32X1           |                        |        | 7.5 |      | ns   |
|                                                                     |                    | See                                                                                                                                                                | Size<br>of    |                |                        |        |     | 1    | ms   |
| Address setup time before                                           | T <sub>ASS</sub>   | figure 5                                                                                                                                                           | RAM           | 16X2           |                        |        | 2.8 |      | ns   |
| clock K                                                             | T <sub>ASTS</sub>  |                                                                                                                                                                    | $\rightarrow$ | 32X1           |                        |        | 2.8 |      |      |
| Address hold time after clock K                                     | T <sub>AHS</sub>   |                                                                                                                                                                    |               | 16X2           |                        |        | 0   |      |      |
|                                                                     | T <sub>AHTS</sub>  |                                                                                                                                                                    |               | 32X1           |                        |        | 0   |      |      |
| DIN setup time before clock K                                       | T <sub>DSS</sub>   |                                                                                                                                                                    |               | 16X2           |                        |        | 3.5 |      |      |
|                                                                     | T <sub>DSTS</sub>  |                                                                                                                                                                    |               | 32X1           |                        |        | 2.5 |      |      |
| DIN hold time after clock K                                         | T <sub>DHS</sub>   | 1                                                                                                                                                                  |               | 16X2           |                        |        | 0   |      |      |
|                                                                     | T <sub>DHTS</sub>  |                                                                                                                                                                    |               | 32X1           |                        |        | 0   |      |      |

| STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> |                | 5962-97525 |
|----------------------------------|------------------|----------------|------------|
| DEFENSE SUPPLY CENTER COLUMBUS   |                  | REVISION LEVEL | SHEET      |
| COLUMBUS, OHIO 43218-3990        |                  | B              | 12         |

#### TABLE I. Electrical Performance Characteristics - continued. Test Symbol Conditions Group A Device Limits Unit $4.5~V \leq V_{CC} \leq 5.5~V$ subgroups type Min Max $-55^{\circ}C \le T_C \le +125^{\circ}C$ unless otherwise specified CLB EDGE TRIGGERED (Synchronous) RAM SWITCHING CHARACTERISTICS GUIDELINES -Continued WE setup time before clock K 16X2 $T_{WSS}$ <u>4</u>/ <u>13</u>/ ns 32X1 2.2 $\mathsf{T}_{\mathsf{WSTS}}$ See figure 5 WE hold time after clock K 16X2 0 $T_{WHS}$ Size 32X1 0 $\mathsf{T}_{\mathsf{WHTS}}$ RAM Data valid after clock K 16X2 10.3 $T_{WOS}$ 32X1 11.6 $\mathsf{T}_{\mathsf{WOTS}}$ CLB EDGE TRIGGERED (Synchronous) DUAL-PORT RAM SWITCHING CHARACTERISTICS GUIDELINES Address write cycle time $T_{WCDS}$ 16X1 4/ 13/ 01 15 ns (clock K period) Clock K pulse width 16X1 7.5 $T_{WPDS}$ (active edge) 1 ms Size Address setup time before 16X1 $T_{ASDS}$ 2.8 ns See of clock K figure 6 RAM Address hold time after $T_{AHDS}$ 16X1 0 clock K DIN setup time before clock K 16X1 2.2 $\mathsf{T}_{\mathsf{DSDS}}$ Din hold time after clock K 16X1 0 $T_{DHDS}$ 16X1 WE setup time before clock K 2.2 $T_{WSDS}$

1/ With 50 percent of the outputs simultaneously sinking 4 mA.

 $\mathsf{T}_{\mathsf{WHDS}}$ 

 $T_{WODS}$ 

- With no output current loads, no active input or long line pull-resistors, all package pins at V<sub>CC</sub> or GND, and the LCA configured with a MakeBits "tie" option.
- 3/ These delays are specified from the decoder input to the decoder output. For pad-to-pad delays, add the input delay (T<sub>PID</sub>) and output delay (T<sub>OPE</sub> or T<sub>OPS</sub>).

16X1

16X1

0.3

10

| STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> |                | 5962-97525 |
|----------------------------------|------------------|----------------|------------|
| DEFENSE SUPPLY CENTER COLUMBUS   |                  | REVISION LEVEL | SHEET      |
| COLUMBUS, OHIO 43218-3990        |                  | B              | 13         |

WE hold time after clock K

Data valid after clock K

#### TABLE I. Electrical Performance Characteristics - continued.

- 4/ Parameter is not tested but is guaranteed by characterization data which is taken at initial device introduction and prior to the introduction of significant changes.
- 5/ Parameter is not directly tested. Devices are first 100 percent functionality tested. Benchmark patterns (t<sub>B1</sub> t<sub>B13</sub>) are then used to determine the compliance of this parameter. Characterization data is taken at initial device introduction and prior to the introduction of significant changes.
- $\underline{6}$ / Benchmark patterns ( $t_{B1}$   $t_{B13}$ ) are used to determine compliance to this parameter.
- 7/ Timing for the 16 X 1 RAM option is identical to 16 X 2 RAM timing.
- <u>8/</u> Values indicated are guaranteed by characterization data if application note, provided by manufacturer, is followed. If application note is not followed, indicated values are typical only.
- Timing is measured at pin threshold, with 50 pF external capacitive loads including test fixture. Slew rate limited output rise/fall times are approximately two times longer than fast output rise/fall times. A maximum total external capacitive load for simultaneous fast mode switching in the same direction is 200 pF per power/ground pin pair. For slew rate limited outputs this total is two times larger. Exceeding this maximum capacitive load can result in ground bounce of greater than 1.5 V amplitude, less than 5 ns duration, which might cause problems when the LCA drives clocks and other asynchronous signals.
- 10/ Voltage levels of unused (bonded and unbonded) pads must be valid logic levels. Each can be configured with the internal pull-up or pull-down resistor or alternatively configured as a driven output or be driven from an external source.
- 11/ Input pad setup times and hold times are specified with respect to the internal clock (IK). To calculate system setup time, subtract clock delay (clock pad to IK) from the specified input pad setup time value, but do not subtract below zero. "Negative" hold time means that the delay in the input data is adequate for the external system hold time to be zero, provided the input clock uses the global signal distribution from pad to IK.
- 12/ Testing of the switching parameters is modeled after testing methods specified by MIL-M-38510/605. All devices are 100% functionally tested. Some internal timing parameters are derived from benchmark timing patterns.
- 13/ Timing for the 16X1 RAM option is identical to 16X2 RAM timing. Applicable Read timing specifications are identical to Level-Sensitive Read timing.

| STANDARD             |
|----------------------|
| MICROCIRCUIT DRAWING |

DEFENSE SUPPLY CENTER COLUMBUS COLUMBUS, OHIO 43218-3990

| SIZE<br><b>A</b> |                     | 5962-97525  |
|------------------|---------------------|-------------|
|                  | REVISION LEVEL<br>B | SHEET<br>14 |



#### Case Y

| Inches | mm    |
|--------|-------|
| .002   | 0.05  |
| .004   | 0.10  |
| .005   | 0.13  |
| .008   | 0.20  |
| .009   | 0.23  |
| .0125  | 0.32  |
| .016   | 0.41  |
| .0175  | 0.445 |
| .020   | 0.51  |
| .021   | 0.53  |
| .025   | 0.64  |
| .030   | 0.76  |
| .035   | 0.89  |
| .040   | 1.02  |
| .043   | 1.09  |
| .050   | 1.27  |
| .075   | 1.91  |
| .090   | 2.29  |
| .130   | 3.30  |
| .900   | 22.86 |
| 1.550  | 39.37 |
| 1.920  | 48.77 |
| 2.300  | 58.42 |
| 2.500  | 63.50 |
|        |       |

#### NOTES:

- 1. Dimensions are in inches.
- The US government preferred system of measurement is the metric SI system. However, this item
  was originally designed using inch-pound units of measurement. In the event of conflict between
  the metric and inch-pound units, the inch-pound units shall take precedence.
- 3. Top side mark location, product mark is located on the nonlid side of package; i.e., lid side facing down. When mounted in this position, the pin out is clockwise.
- 4. The leads of this package style shall be protected from mechanical distortion and damage such that dimensions pertaining to relative lead/body "true positions" and lead "coplanarity" are always maintained until the next higher level package attachment process is complete. Package lead protection mechanisms (tie bars) are shown on the drawing for reference only. When microcircuit devices contained in this package style are shipped for use in Government equipment, or shipped directly to the Government as spare parts or mechanical qualification samples, lead "true position" and "coplanarity" protection shall be in place.

#### FIGURE 1. Case outline.

# STANDARD MICROCIRCUIT DRAWING DEFENSE SUPPLY CENTER COLUMBUS COLUMBUS, OHIO 43218-3990 SIZE A 5962-97525 REVISION LEVEL B SHEET 16

## Case Z - .020 MAX TYP. l I 2.500 +.030 2 PLS -.020 .075 REF (4 PLS) .900 SQ. MAX. TOP VIEW ]]-[[ TYP. .020 REF. .130 TYP. - .050 TYP. TYP. .075 REF. 2.300 (2 PLCS.) TOP MARK SEE NOTE 3 .035 ±.005 -.020 MAX .075 TYP. DETAIL A .090 ±.009 .021 MAX (AT BRAZE PAD) 0 1.550 ±.016 SQ. .050 REF 1.920 ±.020 4 PLACES BOTTOM VIEW .043 REF. TYP. .0175 DEEP REF. FROM BACK SURFACE 4 PLS .050 DIA. PIN 1 INDEX .025 224 PLACES (LEAD PITCH) .008 ±.002 228 PLACES CERAMIC TIE-BAR 4 PLS

FIGURE 1. Case outline - Continued.

| STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> |                | 5962-97525 |
|----------------------------------|------------------|----------------|------------|
| DEFENSE SUPPLY CENTER COLUMBUS   |                  | REVISION LEVEL | SHEET      |
| COLUMBUS, OHIO 43218-3990        |                  | B              | 17         |

#### Case Z - Continued

| Inches | mm    |
|--------|-------|
| .002   | 0.05  |
| .004   | 0.10  |
| .005   | 0.13  |
| .008   | 0.20  |
| .009   | 0.23  |
| .0125  | 0.32  |
| .016   | 0.41  |
| .0175  | 0.445 |
| .020   | 0.51  |
| .021   | 0.53  |
| .025   | 0.64  |
| .030   | 0.76  |
| .035   | 0.89  |
| .040   | 1.02  |
| .043   | 1.09  |
| .050   | 1.27  |
| .075   | 1.91  |
| .090   | 2.29  |
| .130   | 3.30  |
| .900   | 22.86 |
| 1.550  | 39.37 |
| 1.920  | 48.77 |
| 2.300  | 58.42 |
| 2.500  | 63.50 |
|        |       |

#### NOTES:

- 1. Dimensions are in inches.
- 2. The US government preferred system of measurement is the metric SI system. However, this item was originally designed using inch-pound units of measurement. In the event of conflict between the metric and inch-pound units, the inch-pound units shall take precedence.
- 3. Top side mark location, product mark is located on the lided side of package; i.e., lid side facing up. When mounted in this position, the pin out is counterclockwise.
- 4. The leads of this package style shall be protected from mechanical distortion and damage such that dimensions pertaining to relative lead/body "true positions" and lead "coplanarity" are always maintained until the next higher level package attachment process is complete. Package lead protection mechanisms (tie bars) are shown on the drawing for reference only. When microcircuit devices contained in this package style are shipped for use in Government equipment, or shipped directly to the Government as spare parts or mechanical qualification samples, lead "true position" and "coplanarity" protection shall be in place.

FIGURE 1. Case outline - Continued.

# STANDARD MICROCIRCUIT DRAWING DEFENSE SUPPLY CENTER COLUMBUS COLUMBUS, OHIO 43218-3990 SIZE A 5962-97525 REVISION LEVEL B SHEET 18

#### Case outline X

| Device<br>type                                                                                                                                                                                                                                                                 | All                                                                                                                                                                                                   | Device<br>type                                                                                                                                                                                                                                                                                                                                                                                                           | All                                                         | Device<br>type                                                                                                                                                                                     | All                |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|
| Terminal number                                                                                                                                                                                                                                                                | Terminal symbol                                                                                                                                                                                       | Terminal number                                                                                                                                                                                                                                                                                                                                                                                                          | Terminal<br>symbol                                          | Terminal number                                                                                                                                                                                    | Terminal<br>symbol |
| A2<br>A3<br>A4<br>A5<br>A6<br>A7<br>A8<br>A9<br>A10<br>A11<br>A12<br>A13<br>A14<br>A15<br>A16<br>A17<br>A18<br>A19<br>A20<br>B1<br>B2<br>B3<br>B4<br>B5<br>B6<br>B7<br>B8<br>B9<br>B10<br>B11<br>B12<br>B13<br>B14<br>B15<br>B16<br>B17<br>B18<br>B19<br>B20<br>C1<br>C2<br>C3 | V <sub>CC</sub> I/O I/O GND M1 GND M1 GND A17_I/O I/O I/O I/O I/O I/O I/O I/O I/O I/O | C4<br>C5<br>C6<br>C7<br>C8<br>C9<br>C10<br>C11<br>C12<br>C13<br>C14<br>C15<br>C16<br>C17<br>C18<br>C19<br>C20<br>D1<br>D2<br>D3<br>D4<br>D5<br>D6<br>D7<br>D8<br>D9<br>D10<br>D11<br>D12<br>D13<br>D14<br>D15<br>D16<br>D17<br>D18<br>D19<br>D10<br>D11<br>D15<br>D16<br>D17<br>D18<br>D19<br>D10<br>D11<br>D15<br>D16<br>D17<br>D16<br>D17<br>D18<br>D19<br>D19<br>D19<br>D19<br>D19<br>D19<br>D19<br>D19<br>D19<br>D19 | TCK_I/O I/O I/O TMS_I/O I/O I/O I/O I/O I/O I/O I/O I/O I/O | E4<br>E5<br>E6<br>E7<br>E8<br>E10<br>E11<br>E12<br>E13<br>E14<br>E15<br>E16<br>E17<br>E18<br>E19<br>E20<br>F1<br>F18<br>F19<br>G1<br>G1<br>G18<br>G19<br>G20<br>H1<br>H2<br>H3<br>H4<br>H16<br>H17 | /O                 |

## FIGURE 2. Terminal connections.

| STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> |                | 5962-97525 |
|----------------------------------|------------------|----------------|------------|
| DEFENSE SUPPLY CENTER COLUMBUS   |                  | REVISION LEVEL | SHEET      |
| COLUMBUS, OHIO 43218-3990        |                  | B              | 19         |

#### Case outline X - Continued.

| Device<br>type                                                                                                                                                                                                | All                                                                         | Device<br>type                                                                                                                                                                                          | All                                    | Device<br>type                                                                                                                                                                                                    | All                                                                                                                          |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------|
| Terminal number                                                                                                                                                                                               | Terminal<br>symbol                                                          | Terminal number                                                                                                                                                                                         | Terminal symbol                        | Terminal number                                                                                                                                                                                                   | Terminal<br>symbol                                                                                                           |
| H18 H19 H20 J1 J2 J3 J4 J5 J16 J17 J18 J19 J20 K1 K2 K3 K4 K5 K16 K17 K18 K19 K20 L1 L2 L3 L4 L5 L16 L17 L18 L19 L20 M1 M2 M3 M4 M5 M15 M16 M17 M18 M19 M20 N1 N2 N3 N4 N5 N16 N17 N18 N19 N20 P1 P2 P3 P4 P5 | I/O I/O I/O I/O I/O I/O I/O I/O A11_I/O I/O I/O I/O I/O I/O I/O I/O I/O I/O | P16 P17 P18 P19 P20 R1 R2 R3 R4 R5 R16 R17 R18 R19 R20 T1 T2 T3 T4 T5 T6 T7 T8 T9 T10 T11 T12 T13 T14 T15 T16 T17 T18 T19 T20 U1 U2 U3 U4 U5 U6 U7 U8 U9 U10 U11 U12 U13 U14 U15 U16 U17 U18 U19 U20 V1 | /O  /O  /O  /O  /O  /O  /O  /O  /O  /O | V2 V3 V4 V5 V6 V7 V8 V9 V10 V11 V12 V13 V14 V15 V16 V17 V18 V19 V20 W1 W2 W3 W4 W5 W6 W7 W8 W9 W10 W11 W12 W13 W14 W15 W16 W17 W18 W19 W20 X1 X2 X3 X4 X5 X6 X7 X8 X9 X10 X11 X12 X13 X14 X15 X16 X17 X18 X19 X20 | BUFGP_TR_PGCK4_A1_I/O CCLK DO_DIN_I/O /BUSY_RDY_/RCLK_I/O I/O I/O I/O I/O /RS_I/O D4_I/O I/O I/O I/O I/O I/O I/O I/O I/O I/O |

FIGURE 2.  $\underline{\text{Terminal connections}}$  - Continued.

| STANDARD<br>MICROCIRCUIT DRAWING                            | SIZE<br><b>A</b> |                     | 5962-97525 |
|-------------------------------------------------------------|------------------|---------------------|------------|
| DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 43218-3990 |                  | REVISION LEVEL<br>B | SHEET 20   |

#### Case outline Y and Z

| Device   | All                  | Device   | All                  | Device     | All                      |
|----------|----------------------|----------|----------------------|------------|--------------------------|
| type     |                      | type     |                      | type       |                          |
| Terminal | Terminal             | Terminal | Terminal             | Terminal   | Terminal                 |
| number   | symbol               | number   | symbol               | number     | symbol                   |
| 1        | GND                  | 45       | I/O                  | 89         | I/O                      |
| 2        | BUFGP_TL_A16_        | 46       | I/O                  | 90         | I/O                      |
|          | PGCK1_I/O            | 47       | I/O                  | 91         | I/O                      |
| 3        | A17_IO               | 48       | 1/0                  | 92         | I/O                      |
| 4        | 1/0                  | 49       | I/O                  | 93         | I/O                      |
| 5        | I/O                  | 50       | 1/0                  | 94         | I/O                      |
| 6        | TDI_I/O              | 51<br>52 | 1/0                  | 95         | V <sub>CC</sub>          |
| 7<br>8   | TCK_I/O              | 52<br>53 | I/O<br>I/O           | 96<br>97   | I/O<br>I/O               |
| 9        | I/O<br>I/O           | 53<br>54 | BUFGS_BL_SGCK2       | 97<br>98   | I/O                      |
| 10       | I/O                  | 54       | _I/O                 | 99         | I/O                      |
| 11       | I/O                  | 55       | _1/O<br>M1           | 100        | GND                      |
| 12       | 1/0                  | 56       | GND                  | 101        | I/O                      |
| 13       | I/O                  | 57       | M0                   | 102        | I/O                      |
| 14       | GND                  | 58       | V <sub>CC</sub>      | 103        | I/O                      |
| 15       | 1/0                  | 59       | M2                   | 104        | I/O                      |
| 16       | I/O                  | 60       | BUFGP_BL_PGCK2       | 105        | I/O                      |
| 17       | TMS_I/O              |          | _I/O                 | 106        | I/O                      |
| 18       | I/O                  | 61       | HDC_I/O              | 107        | I/O                      |
| $V_{CC}$ | V <sub>CC</sub> _BUS | 62       | I/O                  | 108        | I/O                      |
| 19       | I/O                  | 63       | I/O                  | 109        | I/O                      |
| 20       | I/O                  | 64       | I/O                  | 110        | I/O                      |
| 21       | I/O                  | 65       | LDC_I/O              | 111        | I/O                      |
| 22       | I/O                  | 66       | I/O                  | 112        | BUFGS_BR_SGCK3_          |
| 23       | I/O                  | 67       | I/O                  |            | I/O                      |
| 24       | I/O                  | 68       | 1/0                  | 113        | GND                      |
| 25       | 1/0                  | 69<br>70 | 1/0                  | 114        | DONE                     |
| 26<br>27 | I/O<br>GND           | 70<br>71 | I/O<br>I/O           | 115<br>116 | V <sub>CC</sub><br>/PROG |
| 28       | V <sub>CC</sub>      | 71<br>72 | GND                  | 117        | D7_I/O                   |
| 29       | I/O                  | 73       | I/O                  | 118        | BUFGP_BR_PGCK3_          |
| 30       | I/O                  | 74       | I/O                  | 110        | 1/O                      |
| 31       | I/O                  | 75       | I/O                  | 119        | I/O                      |
| 32       | I/O                  | 76       | I/O                  | 120        | I/O                      |
| 33       | I/O                  | $V_{CC}$ | V <sub>CC</sub> -BUS | 121        | I/O                      |
| 34       | I/O                  | 77       | I/O                  | 122        | I/O                      |
| 35       | I/O                  | 78       | I/O                  | 123        | D6_I/O                   |
| 36       | I/O                  | 79       | I/O                  | 124        | I/O                      |
| 37       | $V_{CC}$             | 80       | I/O                  | 125        | I/O                      |
| 38       | I/O                  | 81       | I/O                  | 126        | I/O                      |
| 39       | I/O                  | 82       | 1/0                  | 127        | I/O                      |
| 40       | I/O                  | 83       | 1/0                  | 128        | I/O                      |
| 41       | 1/0                  | 84       | /ERR_INIT_I/O        | 129        | GND                      |
| 42       | GND                  | 85       | V <sub>CC</sub>      | 130        | I/O                      |
| 43       | 1/0                  | 86<br>97 | GND                  | 131        | 1/0                      |
| 44       | I/O<br>I/O           | 87       | I/O<br>I/O           | 132        | I/O<br>I/O               |
| 45       | 1/0                  | 88       | 1/0                  | 133        | 1/0                      |

FIGURE 2. <u>Terminal connections</u> - Continued.

| STANDARD<br>MICROCIRCUIT DRAWING                            | SIZE<br><b>A</b> |                     | 5962-97525 |
|-------------------------------------------------------------|------------------|---------------------|------------|
| DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 43218-3990 |                  | REVISION LEVEL<br>B | SHEET 21   |

### Case outline Y and Z - Continued.

| Device          | All                  | Device     | All                       | Device   | All             |
|-----------------|----------------------|------------|---------------------------|----------|-----------------|
| type            |                      | type       |                           | type     |                 |
| Terminal        | Terminal             | Terminal   | Terminal                  | Terminal | Terminal        |
| number          | symbol               | number     | symbol                    | number   | symbol          |
| V <sub>CC</sub> | V <sub>CC</sub> -BUS | 176        | I/O                       | 223      | I/O             |
| 134             | D5_I/O               | 177        | I/O                       | 224      | I/O             |
| 135             | /CS0_I/O             | 178        | CS1_A2_I/O                | 225      | I/O             |
| 136             | I/O                  | 179        | A3_I/O                    | 226      | A14_I/O         |
| 137             | I/O                  | 180        | I/O                       | 227      | BUFGS_TL_SGCK1_ |
| 138             | I/O                  | 181        | I/O                       |          | A15_I/O         |
| 139             | I/O                  | 182        | I/O                       | 228      | V <sub>CC</sub> |
| 140             | D4_I/O               | 183        | I/O                       |          |                 |
| 141             | I/O                  | 184        | I/O                       |          |                 |
| 142             | V <sub>CC</sub>      | 185        | I/O                       |          |                 |
| 143             | GND                  | 186        | GND                       |          |                 |
| 144             | D3_I/O               | 187        | I/O                       |          |                 |
| 145             | /RS_I/O              | 188        | I/O                       |          |                 |
| 146             | I/O                  | 189        | I/O                       |          |                 |
| 147             | I/O                  | 190        | I/O                       |          |                 |
| 148             | I/O                  | 191        | V <sub>CC</sub>           |          |                 |
| 149             | I/O                  | 192        | A4_I/O                    |          |                 |
| 150             | D2_I/O               | 193        | A5_I/O                    |          |                 |
| 151             | I/O                  | 194        | I/O                       |          |                 |
| 152             | V <sub>CC</sub>      | 195        | I/O                       |          |                 |
| 153             | I/O                  | 196        | A21_I/O                   |          |                 |
| 154             | 1/0                  | 197        | A20_I/O                   |          |                 |
| 155             | 1/0                  | 198        | A6_I/O                    |          |                 |
| 156             | I/O                  | 199        | A7_I/O                    |          |                 |
| 157<br>158      | GND<br>I/O           | 200<br>201 | GND                       |          |                 |
| 159             | I/O                  | 201        | V <sub>CC</sub><br>A8_I/O |          |                 |
| 160             | I/O                  | 202        | A9_I/O                    |          |                 |
| 161             | I/O                  | 203        | I/O                       |          |                 |
| 162             | I/O                  | 205        | 1/0                       |          |                 |
| 163             | I/O                  | 206        | 1/0                       |          |                 |
| 164             | D1_I/O               | 207        | 1/0                       |          |                 |
| 165             | BUSY_/RDY_           | 208        | A10_I/O                   |          |                 |
| 100             | RCLK_I/O             | 209        | A11_I/O                   |          |                 |
| 166             | I/O                  | 210        | V <sub>CC</sub>           |          |                 |
| 167             | I/O                  | 211        | I/O                       |          |                 |
| 168             | D0_DIN_I/O           | 212        | I/O                       |          |                 |
| 169             | BUFGS_TR_            | 213        | I/O                       |          |                 |
|                 | SGCK4_DOUT_          | 214        | I/O                       |          |                 |
|                 | I/O                  | 215        | GND                       |          |                 |
| 170             | CCLK                 | 216        | I/O                       |          |                 |
| 171             | V <sub>CC</sub>      | 217        | I/O                       |          |                 |
| 172             | TDO                  | 218        | I/O                       |          |                 |
| 173             | GND                  | 219        | I/O                       |          |                 |
| 174             | A0_/WS_I/O           | 220        | A12_I/O                   |          |                 |
| 175             | BUFGP_TR_            | 221        | A13_I/O                   |          |                 |
|                 | PGCK4_A1_I/O         | 222        | I/O                       |          |                 |

FIGURE 2. <u>Terminal connections</u> - Continued.

| STANDARD<br>MICROCIRCUIT DRAWING                            | SIZE<br><b>A</b> |                     | 5962-97525 |
|-------------------------------------------------------------|------------------|---------------------|------------|
| DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 43218-3990 |                  | REVISION LEVEL<br>B | SHEET 22   |



## Simplified block diagram of CLB C1THRU C4 -SR/H<sub>0</sub> D<sub>IN</sub>/H<sub>1</sub> S/R CONTROL G4 LOGIC FUNCTION OF G G1-G4 DIN ΥQ SD G3 G2 G1 LOGIC FUNCTION OF H' F',G', AND H1 LOGIC FUNCTION OF F F1-F4 **BYPASS** S/R CONTROL DIN SD G' EC K —— (CLOCK) RD MULTIPLEXER CONTROLLED BY CONFIGURATION PROGRAM (RAM and Carry logic functions not shown) FIGURE 3. Logic block diagrams - Continued. SIZE **STANDARD** 5962-97525 Α **MICROCIRCUIT DRAWING DEFENSE SUPPLY CENTER COLUMBUS** SHEET **REVISION LEVEL** COLUMBUS, OHIO 43218-3990 В 24

# CINDOMN $c_{\text{OUT}}$ DIN CARRY LOGIC G CARRY G4 · G3 -DIN G G2 $c_{\text{OUTO}}$ Н Н1-F CARRY DIN G F4 – F3-F2 s/R ¢ c<sub>out</sub> CINUP

CONFIGURABLE LOGIC BLOCK (CLB)

FIGURE 3. Logic block diagrams - Continued.

| STANDARD<br>MICROCIRCUIT DRAWING                            | SIZE<br><b>A</b> |                     | 5962-97525 |
|-------------------------------------------------------------|------------------|---------------------|------------|
| DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 43218-3990 |                  | REVISION LEVEL<br>B | SHEET 25   |





16 X 2 (or 16 X 1) edge-triggered single port RAM



FIGURE 3. Logic block diagrams - Continued.

| STANDARD<br>MICROCIRCUIT DRAWING                            | SIZE<br><b>A</b> |                     | 5962-97525 |
|-------------------------------------------------------------|------------------|---------------------|------------|
| DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 43218-3990 |                  | REVISION LEVEL<br>B | SHEET 27   |

### 16 X 1 edge-triggered dual-port RAM



FIGURE 3. Logic block diagrams - Continued.

| STANDARD MICROCIRCUIT DRAWING DEFENSE SUPPLY CENTER COLUMBUS COLUMBUS, OHIO 43218-3990 | SIZE<br><b>A</b> |                     | 5962-97525 |
|----------------------------------------------------------------------------------------|------------------|---------------------|------------|
|                                                                                        |                  | REVISION LEVEL<br>B | SHEET 28   |



FIGURE 3. Logic block diagrams - Continued.

| STANDARD MICROCIRCUIT DRAWING DEFENSE SUPPLY CENTER COLUMBUS COLUMBUS, OHIO 43218-3990 | SIZE<br><b>A</b> |                     | 5962-97525 |
|----------------------------------------------------------------------------------------|------------------|---------------------|------------|
|                                                                                        |                  | REVISION LEVEL<br>B | SHEET 29   |

#### **BOUNDARY SCAN LOGIC** P 7 早 P IOB IOB IOB IOB IOB IOB IOB $\neg\Box$ IOB IOB -IOB IOB \_ DATA $\Box$ IOB IOB \_ ΙN $\Box$ IOB ΙdΒ \_ sd D Q Q IOB $\Box$ IOB \_ LE BYPASS REGISTER IOB IOB -IOB.I-M TDO INSTRUCTION REGISTER TDI sd D a D Q LE TDO X INSTRUCTION REGISTER TDI IOB.Q-IOB.T- $\Box$ IOB BYPASS REGISTER IOB \_ sd Q D Q IOB IOB LΕ IOB IOB -IOB DATAOUT UPDATE EXTEST IOB \_ SHIFT/ CLOCK DATA CAPTURE REGISTER IOB $\Box$ IOB \_ IOB IOB -SECTION A-A IOB IOB IOB IOB IOB IOB IOB $\perp$ $\frac{1}{1}$ Ь Ь

FIGURE 3. Logic block diagrams - Continued.

| STANDARD MICROCIRCUIT DRAWING DEFENSE SUPPLY CENTER COLUMBUS COLUMBUS, OHIO 43218-3990 | SIZE<br><b>A</b> |                     | 5962-97525 |
|----------------------------------------------------------------------------------------|------------------|---------------------|------------|
|                                                                                        |                  | REVISION LEVEL<br>B | SHEET 30   |

#### GENERAL LOGIC CELL ARRAY (LCA) SWITCHING CHARACTERISTICS



FIGURE 3. Logic block diagrams - Continued.

| STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> |                | 5962-97525 |
|----------------------------------|------------------|----------------|------------|
| DEFENSE SUPPLY CENTER COLUMBUS   |                  | REVISION LEVEL | SHEET      |
| COLUMBUS, OHIO 43218-3990        |                  | B              | 31         |

#### CONFIGURABLE LOGIC BLOCK (CLB) SWITCHING CHARACTERISTICS



FIGURE 4. Timing diagrams and switching characteristics

| STANDARD MICROCIRCUIT DRAWING                               | SIZE<br><b>A</b> |                     | 5962-97525 |
|-------------------------------------------------------------|------------------|---------------------|------------|
| DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 43218-3990 |                  | REVISION LEVEL<br>B | SHEET 32   |



FIGURE 4. <u>Timing diagrams and switching characteristics</u> - Continued.

| STANDARD<br>MICROCIRCUIT DRAWING                            | SIZE<br><b>A</b> |                     | 5962-97525 |
|-------------------------------------------------------------|------------------|---------------------|------------|
| DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 43218-3990 |                  | REVISION LEVEL<br>B | SHEET 33   |

#### SYNCHRONOUS DRAM



#### **DUAL PORT RAM**



FIGURE 4. <u>Timing diagrams and switching characteristics</u> - Continued.

| STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> |                | 5962-97525 |
|----------------------------------|------------------|----------------|------------|
| DEFENSE SUPPLY CENTER COLUMBUS   |                  | REVISION LEVEL | SHEET      |
| COLUMBUS, OHIO 43218-3990        |                  | B              | 34         |





FIGURE 5. Load circuit.

| STANDARD             |  |  |
|----------------------|--|--|
| MICROCIRCUIT DRAWING |  |  |

DEFENSE SUPPLY CENTER COLUMBUS COLUMBUS, OHIO 43218-3990

| SIZE<br><b>A</b> |                     | 5962-97525 |
|------------------|---------------------|------------|
|                  | REVISION LEVEL<br>B | SHEET 35   |

TABLE IIA. Electrical test requirements. 1/ 2/ 3/ 4/ 5/ 6/ 7/

| Line<br>no. | Test requirements                                       | Subgroups<br>(in accordance with<br>MIL-STD-883,<br>TM 5005, table I) | (in accord                            | roups<br>lance with<br>535, table III) |
|-------------|---------------------------------------------------------|-----------------------------------------------------------------------|---------------------------------------|----------------------------------------|
|             |                                                         | Device<br>class M                                                     | Device<br>class Q                     | Device<br>class V                      |
| 1           | Interim electrical parameters (see 4.2)                 |                                                                       | 1, 7, 9                               | 1, 7, 9                                |
| 2           | Static burn-in (method 1015)                            | Required                                                              | Required                              | Required                               |
| 3           | Same as line 1                                          |                                                                       |                                       | 1* Δ                                   |
| 4           | Dynamic burn-in<br>(method 1015)                        | Not<br>Required                                                       | Not<br>Required                       | Not<br>Required                        |
| 5           | Final electrical parameters (see 4.2)                   | 1*, 2, 3,7*,<br>8A,8B,9,10,11                                         | 1*, 2, 3, 7*, 8A,<br>8B, 9, 10, 11    | 1*, 2, 3, 7*, 8A,<br>8B, 9, 10, 11     |
| 6           | Group A test<br>requirements<br>(see 4.4)               | 1, 2, 3, 4**, 7,<br>8A, 8B, 9, 10, 11                                 | 1, 2, 3, 4**, 7,<br>8A, 8B, 9, 10, 11 | 1, 2, 3, 4**, 7,<br>8A, 8B, 9, 10, 11  |
| 7           | Group C end-point electrical parameters (see 4.4)       | 2, 3, 7,<br>8A, 8B                                                    | 1, 2, 3, 7,<br>8A, 8B                 | 1, 2, 3, 7, 8A,<br>8B, 9, 10, 11 Δ     |
| 8           | Group D end-point<br>electrical parameters<br>(see 4.4) | 2, 3, 8A, 8B                                                          | 2, 3, 8A, 8B                          | 2, 3, 8A, 8B                           |
| 9           | Group E end-point<br>electrical parameters<br>(see 4.4) | 1, 7, 9                                                               | 1, 7, 9                               | 1, 7, 9                                |

- 1/ Blank spaces indicate tests are not applicable.
   2/ Any or all subgroups may be combined when using high-speed testers.
   3/ Subgroups 7, 8A, and 8B functional tests shall verify the functionality of the device.
- 4/ \* indicates PDA applies to subgroup 1 and 7.
- $\frac{\overline{5}}{}$ / \*\* see 4.4.1e.
- 6/  $\Delta$  indicates delta limit (see table IIB) shall be required where specified, and the delta values shall be computed with reference to the previous interim electrical parameters (see line 1).
- <u>7</u>/ See 4.4.1d.

TABLE IIB. Delta limits at +25°C.

| Parameter <u>1</u> /     | Device types                         |
|--------------------------|--------------------------------------|
|                          | All                                  |
| I <sub>cco</sub> standby | ±1 mA of specified limit in table I. |
| I <sub>IL</sub>          | ±1 µA of specified limit in table I. |

<sup>1/</sup> The above parameter shall be recorded before and after the required burn-in and life tests to determine the delta.

| STANDARD MICROCIRCUIT DRAWING DEFENSE SUPPLY CENTER COLUMBUS COLUMBUS, OHIO 43218-3990 | SIZE<br><b>A</b> |                     | 5962-97525  |
|----------------------------------------------------------------------------------------|------------------|---------------------|-------------|
|                                                                                        |                  | REVISION LEVEL<br>B | SHEET<br>36 |

- 4.4.2 Group C inspection. The group C inspection end-point electrical parameters shall be as specified in table IIA herein.
- 4.4.2.1 Additional criteria for device class M. Steady-state life test conditions, method 1005 of MIL-STD-883:
  - a. Test condition B. The test circuit shall be maintained by the manufacturer under document revision level control and shall be made available to the preparing or acquiring activity upon request. The test circuit shall specify the inputs, outputs, biases, and power dissipation, as applicable, in accordance with the intent specified in method 1005 of MIL-STD-883.
  - b. TA = +125°C, minimum.
  - c. Test duration: 1,000 hours, except as permitted by method 1005 of MIL-STD-883.
- 4.4.2.2 Additional criteria for device classes Q and V. The steady-state life test duration, test condition and test temperature, or approved alternatives shall be as specified in the device manufacturer's QM plan in accordance with MIL-PRF-38535. The test circuit shall be maintained under document revision level control by the device manufacturer's TRB in accordance with MIL-PRF-38535 and shall be made available to the acquiring or preparing activity upon request. The test circuit shall specify the inputs, outputs, biases, and power dissipation, as applicable, in accordance with the intent specified in method 1005 of MIL-STD-883.
  - 4.4.3 Group D inspection. The group D inspection end-point electrical parameters shall be as specified in table IIA herein.
- 4.4.4 <u>Group E inspection</u>. Group E inspection is required only for parts intended to be marked as radiation hardness assured (see 3.5 herein).
  - a. End-point electrical parameters shall be as specified in table IIA herein.
  - b. For device classes Q and V, the devices or test vehicle shall be subjected to radiation hardness assured tests as specified in MIL-PRF-38535 for the RHA level being tested. For device class M, the devices shall be subjected to radiation hardness assured tests as specified in MIL-PRF-38535, appendix A for the RHA level being tested. All device classes must meet the postirradiation end-point electrical parameter limits as defined in table I at T<sub>A</sub> = +25°C ±5°C, after exposure, to the subgroups specified in table IIA herein.
- 4.5 <u>Delta measurements for device classes V.</u> Delta measurements, as specified in table IIA, shall be made and recorded before and after the required burn-in screens and steady-state life tests to determine delta compliance. The electrical parameters to be measured, with associated delta limits are listed in table IIB. The device manufacturer may, at his option, either perform delta measurements or within 24 hours after burn-in perform final electrical parameter tests, subgroups 1, 7, and 9
- 4.6 <u>Programming procedures</u>. The programming procedures shall be as specified by the device manufacturer and shall be made available upon request.
  - 5. PACKAGING
- 5.1 <u>Packaging requirements</u>. The requirements for packaging shall be in accordance with MIL-PRF-38535 for device classes Q and V or MIL-PRF-38535, appendix A for device class M.
  - 6. NOTES
- 6.1 <u>Intended use</u>. Microcircuits conforming to this drawing are intended for use for Government microcircuit applications (original equipment), design applications, and logistics purposes.
- 6.1.1 <u>Replaceability</u>. Microcircuits covered by this drawing will replace the same generic device covered by a contractor prepared specification or drawing.
  - 6.1.2 Substitutability. Device class Q devices will replace device class M devices.
- 6.2 <u>Configuration control of SMD's</u>. All proposed changes to existing SMD's will be coordinated with the users of record for the individual documents. This coordination will be accomplished using DD Form 1692, Engineering Change Proposal.

| STANDARD MICROCIRCUIT DRAWING DEFENSE SUPPLY CENTER COLUMBUS COLUMBUS, OHIO 43218-3990 | SIZE<br><b>A</b> |                     | 5962-97525 |
|----------------------------------------------------------------------------------------|------------------|---------------------|------------|
|                                                                                        |                  | REVISION LEVEL<br>B | SHEET 37   |

- 6.3 <u>Record of users</u>. Military and industrial users should inform Defense Supply Center Columbus (DSCC) when a system application requires configuration control and which SMD's are applicable to that system. DSCC will maintain a record of users and this list will be used for coordination and distribution of changes to the drawings. Users of drawings covering microelectronic devices (FSC 5962) should contact DSCC-VA, telephone (614) 692-0544.
- 6.4 <u>Comments</u>. Comments on this drawing should be directed to DSCC-VA, Columbus, Ohio 43218-3990, or telephone (614) 692-0547.
- 6.5 <u>Abbreviations, symbols, and definitions</u>. The abbreviations, symbols, and definitions used herein are defined in MIL-PRF-38535 and MIL-HDBK-1331.

| V <sub>CC</sub> |                                                                                        |
|-----------------|----------------------------------------------------------------------------------------|
| CCLK            |                                                                                        |
| DONE            |                                                                                        |
| PROGRAM         |                                                                                        |
| RCLK            |                                                                                        |
| MO              |                                                                                        |
| M1              |                                                                                        |
| M2              |                                                                                        |
| TDO             |                                                                                        |
| TDI             | TEST DATA IN                                                                           |
| TCK             | TEST CLOCK                                                                             |
| TMS             | TEST MODE SELECT                                                                       |
| HDC             | HIGH DURING CONFIGURATION                                                              |
| LDC             | LOW DURING CONFIGURATION                                                               |
| INIT            | INIT                                                                                   |
| PGCK1-PGCK4     | PRIMARY GLOBAL INPUTS                                                                  |
| RDY/BUSY        | During peripheral parallel mode configuration, this pin indicates when the chip is     |
|                 | ready for another byte of data to be written into it. After configuration is complete, |
|                 | this pin becomes a user programmed I/O pin.                                            |
| CSO             | CHIP SELECT, WRITE                                                                     |
| CS1             | CHIP SELECT, WRITE                                                                     |
| WS              |                                                                                        |
| RS              | READ STROBE                                                                            |
| A0-A17          |                                                                                        |
| D0-D7           |                                                                                        |
| DIN             |                                                                                        |
| DOUT            |                                                                                        |
| I/O             | INPUT/OUTPUT                                                                           |

6.5.1 <u>Timing limits</u>. The table of timing values shows either a minimum or a maximum limit for each parameter. Input requirements are specified from the external system point of view. Thus, address setup time is shown as a minimum since the system must supply at least that much time (even though most devices do not require it). On the other hand, responses from the memory are specified from the device point of view. Thus, the access time is shown as a maximum since the device never provides data later than that time.

| STANDARD             |  |  |  |  |
|----------------------|--|--|--|--|
| MICROCIRCUIT DRAWING |  |  |  |  |

DEFENSE SUPPLY CENTER COLUMBUS COLUMBUS, OHIO 43218-3990

| SIZE<br><b>A</b> |                     | 5962-97525 |
|------------------|---------------------|------------|
|                  | REVISION LEVEL<br>B | SHEET 38   |

#### 6.5.2 Waveforms.

| Waveform<br>symbol | Input                                 | Output                     |
|--------------------|---------------------------------------|----------------------------|
|                    | MUST BE<br>VALID                      | WILL BE<br>VALID           |
|                    | CHANGE FROM<br>H TO L                 | WILL CHANGE<br>FROM H TO L |
|                    | CHANGE FROM<br>L TO H                 | WILL CHANGE<br>FROM L TO H |
|                    | DON'T CARE<br>ANY CHANGE<br>PERMITTED | CHANGING<br>STATE UNKNOWN  |
|                    |                                       | HIGH<br>IMPEDANCE          |

#### 6.6 Sources of supply.

- 6.6.1 <u>Sources of supply for device classes Q and V</u>. Sources of supply for device classes Q and V are listed in QML-38535. The vendors listed in QML-38535 have submitted a certificate of compliance (see 3.6 herein) to DSCC-VA and have agreed to this drawing.
- 6.6.2 <u>Approved sources of supply for device class M.</u> Approved sources of supply for class M are listed in MIL-HDBK-103. The vendors listed in MIL-HDBK-103 have agreed to this drawing and a certificate of compliance (see 3.6 herein) has been submitted to and accepted by DSCC-VA.

#### **BUFFER SWITCHING CHARACTERISTICS**

| Test                                                                                                                                          | Symbol           | Conditions                                                                                                                 | Group A   | Limits |     |      |
|-----------------------------------------------------------------------------------------------------------------------------------------------|------------------|----------------------------------------------------------------------------------------------------------------------------|-----------|--------|-----|------|
|                                                                                                                                               |                  | $ -55^{\circ}C \leq T_{C} \leq +125^{\circ}C $ $ 4.5 \text{ V} \leq V_{CC} \leq 5.5 \text{ V} $ unless otherwise specified | subgroups | Min    | Max | Unit |
| TBUF driving a horizontal Longline (L.L.) I to L.L. while T is low (buffer active)                                                            | T <sub>IO1</sub> | See note.                                                                                                                  | N/A       |        | 11  | ns   |
| TBUF driving a horizontal Longline (L.L.) I going low to L.L. going from resistive pull up high to active low, (TBUF configured as open drain | T <sub>IO2</sub> |                                                                                                                            |           |        | 12  |      |
| T going low to L.L. active and valid                                                                                                          | T <sub>ON</sub>  |                                                                                                                            |           |        | 11  |      |
| T to L.L. inactive                                                                                                                            | T <sub>OFF</sub> |                                                                                                                            |           |        | 1.8 |      |
| T going high to L.L. (inactive) with single pull-up resistor                                                                                  | T <sub>PUS</sub> |                                                                                                                            |           |        | 42  |      |
| T going high to L.L. (inactive) with pair of pull-up resistor                                                                                 | T <sub>PUF</sub> |                                                                                                                            |           |        | 18  |      |

NOTE: These values are typical. They are not tested, characterized, or guaranteed but are derived from benchmark timing patterns.

| STANDARD MICROCIRCUIT DRAWING DEFENSE SUPPLY CENTER COLUMBUS COLUMBUS, OHIO 43218-3990 | SIZE<br><b>A</b> |                     | 5962-97525 |
|----------------------------------------------------------------------------------------|------------------|---------------------|------------|
|                                                                                        |                  | REVISION LEVEL<br>B | SHEET 39   |

#### STANDARD MICROCIRCUIT DRAWING BULLETIN

DATE: 08-08-22

Approved sources of supply for SMD 5962-97525 are listed below for immediate acquisition information only and shall be added to MIL-HDBK-103 and QML-38535 during the next revision. MIL-HDBK-103 and QML-38535 will be revised to include the addition or deletion of sources. The vendors listed below have agreed to this drawing and a certificate of compliance has been submitted to and accepted by DSCC-VA. This information bulletin is superseded by the next dated revision of MIL-HDBK-103 and QML-38535. DSCC maintains an online database of all current sources of supply at http://www.dscc.dla.mil/Programs/Smcr/.

| Standard<br>microcircuit drawing<br>PIN <u>1</u> / | Vendor<br>CAGE<br>number | Vendor<br>similar<br>PIN <u>2</u> / |
|----------------------------------------------------|--------------------------|-------------------------------------|
| 5962-9752501QXC                                    | 68994                    | XC4025E-4PG299                      |
| 5962-9752501QYC                                    | 68994                    | XC4025E-4B228B                      |
| 5962-9752501QZC                                    | 68994                    | XC4025E-4B228B                      |

- 1/ The lead finish shown for each PIN representing a hermetic package is the most readily available from the manufacturer listed for that part. If the desired lead finish is not listed contact the vendor to determine its availability.
- 2/ Caution. Do not use this number for item acquisition. Items acquired to this number may not satisfy the performance requirements of this drawing.

 Vendor CAGE
 Vendor name

 number
 and address

68994

Xilinx, Incorporated 2100 Logic Drive San Jose, CA 95124

The information contained herein is disseminated for convenience only and the Government assumes no liability whatsoever for any inaccuracies in the information bulletin.