# △ THOMSON COMPOSANTS MILITAIRES ET SPATIAUX # HMOS 8-BIT MICROPROCESSOR UNIT (MPU)\* ## DESCRIPTION The EF 6809 is a revolutionary high-performance 8-bit microprocessor which supports modern programming techniques such as position independence. reentrancy, and modular programming. This third-generation addition to the EF 6800 Family has major architectural improvements which include additional registers, instructions, and addressing modes The basic instructions of any computer are greatly enhanced by the pre-sence of powerful addressing modes. The EF 6809 has the most complete set of addressing modes availables on any 8-bit microprocessor today. The EF 6809 has hardware and software features which make it an ideal processor for higher level language execution or standard controller applications # MAIN FEATURES # EF 6800 compatible - Hardware interfaces with all EF 6800 peripherals. - Software upward source code compatible instruction set and addressing modes #### Architectural features - Two 16-bit index registers. - Two 16-bit indexable stack pointers. - Two 8-bit accumulators can be concatenated to form one 16-bit accu mulator. #### Hardware features - program counter. - MRDY input extends data access times for use with slow memory. - Interrupt acknowledge output allows vectoring by devices. - Sync acknowledge output allows for syncronization to external event. - Single bus-cycle RESET. - Single 5-volt supply operation. NMI inhibited after RESET until after first load of stack pointer. - Early address valid allows use with slower memories. - Early write data for dynamic memories. #### Software features - 10 addressing modes : - EF 6800 upward compatible addressing modes. - direct addressing anywhere in memory map, - long relative branches, - program counter relative. - expended indexed addressing - 0-. 5-. 8- or 16-bit constant offsets. - 8- or 16-bit accumulator offsets, auto increment/decrement by 1 or 2. - Improved stack manipulation. - 1464 instructions with unique addressing modes. - 8×8 unsigned multiply. - 16-bit arithmetic. Transfer/exchange all registers. - Push/pull any registers or any set of registers. - Load effective address - Frequency of operation over full military temperature range: 1 & 1,5 MHz. - EF68B09J (2 MHz in 0 70°C). # SCREENING / QUALITY This product could be manufactured in full compliances with either: - CECC 90000 (class B, assessment level Y) 90110-008. - MIL-STD-883 (class B). - or according to TMS standards. - High density, N channel silicon gate. Direct page register allows direct addressing throughout memory. On-chip oscillator (crystal frequency = 4 x E). DMA/BREQ allows DMA operation on memory refresh. ■ Fast interrupt request input stacks only condition code register and > J suffix **DIL 40** Ceramic Cerdip package C suffix DIL 40 Ceramic Side Brazed package E suffix LCCC 44 Ceramic Leadless Chip Carrier See the ordering information page 50. Pin connection: see page 49. June 1992 # SUMMARY - A GENERAL DESCRIPTION - 1 EF 6809 EXPANDED BLOCK DIAGRAM - 2 SIGNAL DESCRIPTION - B DETAILED SPECIFICATION - 1 SCOPE - 2 APPLICABLE DOCUMENTS - 2.1 MIL-STD 883 - 3 REQUIREMENTS - 3.1 General - 3.2 Design and construction - 3.3 Electrical characteristics - 3.4 Thermal characteristics - 3.5 Mechanical and environment - 3.6 Marking - 4 QUALITY CONFORMANCE INSPECTION - 4.1 MIL-STD-883 - 4.2 CECC - 5 ELECTRICAL CHARACTERISTICS - 5.1 General requirements - 5.2 Static characteristics - 5.3 Dynamic (switching) characteristics - 5.4 Test conditions specific to the device - 5.5 Additional information - 6 FUNCTIONNAL DESCRIPTION - 6.1 Programming model - 6.2 MPU operation - 6.3 Addressing modes - 6.4 Instruction set - 7 PREPARATION FOR DELIVERY - 7.1 Packaging - 7.2 Certificate of compliance - 8 HANDLING - 9 PACKAGE MECHANICAL DATA - 9.1 DIL 40: Ceramic Cerdip package - 9.2 DIL 40: Ceramic Side Brazed package - 9.3 LCCC 44: Leadless Ceramic Chip Carrier - 10 TERMINAL CONNECTIONS - 10.1 DIL 40: Pin assigment - 10.2 LCCC 44: Pin assigment - 11 ORDERING INFORMATION - 11.1 Hi-REL product - 11.2 Standard product # A - GENERAL DESCRIPTION #### 1 - EF 6809 EXPANDED BLOCK DIAGRAM Figure 1: EF 6809 expanded block diagram. #### 2 - SIGNAL DESCRIPTION # POWER (VSS, VCC) Two pins are used to supply power to the part: VSS is ground or 0 volts while VCC is +5.0 V ±5%. # ADDRESS BUS (A0 A15) Sixteen pins are used to output address information from the MPU onto the address bus. When the processor does not require the bus for a data transfer, it will output address FFFF $_{16}$ , RW = 1, and BS = 0; this is a «dummy access» or VMA cycle. Addresses are valid on the rising edge of $\Omega$ . All address bus drivers are made high impedance when output bus available (BA) is high. Each pin will drive one Schottky TTL load or four LSTTL loads, and 90 pF. #### DATA BUS (D0-D7) These eight pins provide communication with the system bidirectional data bus. Each pin will drive one Schottky TTL load or four LSTTL loads, and 130 pF. #### READ/WRITE (R/W) This signal indicates the direction of data transfer on the data bus. A low indicates that the MPU is writing data onto the data bus, $R\overline{M}$ is made high impedance when BA is high. $R\overline{M}$ is valid on the rising edge of Q. #### RESET A low level on this Schmitt-trigger input for greater than one bus cycle will reset the MPU, as shown in Figure 2. The reset vectors are fetched from locations FFFE<sub>16</sub> and FFFF<sub>16</sub> (Table 1) when interrupt acknowledge is true, (BA • BS = 1). During initial power on, the RESET line should be held low until the clock oscillator is fully operatinal. Because the EF 6809 RESET pin has a Schmitt-trigger input with a threshold voltage higher than that of standard peripherals, a simple R/C network may be used to reset the entire system. This higher threshold voltage ensures that all peripherals are out of the reset state before the processor. # THOMSON COMPOSANTS MILITAIRES ET SPATIAUX Note 3: FFFE appears on the bus during RESET low time. Following the active transition of the RESET line, three more FFFE cycles will appear followed by the vector letch. Note 2: Timing measurements are referenced to and from a low voltage of 0.8 volts and a high voltage of 2.0 volts, unless otherwise noted. Note 1: Parts with date codes prefixed by 7F or 5A will come out of RESET one cycle sooner than shown. Figure 3: HALT and single instruction execution for system debug. THOMSON COMPOSANTS MILITAIRES ET SPATIAUX ## HALT A low level on this input pin will cause the MPU to stop running at the end of the present instruction and remain halted indefinitely without loss of data. When halted, the BA output is driven high indicating the buses are high impedance. BS is alos high which indicates the processor is in the halt or bus grant state. While halted, the MPU will not respond to external real-time requests (FIRQ, IRQ) although $\overline{\text{DMA/BREQ}}$ will always be accepted, and $\overline{\text{NMI}}$ or $\overline{\text{RESET}}$ will be latched for later response. During the halt state, Q and E continue to run normally. If the MPU is not running (RESET, DMA/BREQ), a halted state (BA • BS = 1) can be achieved by pulling HALT low while $\overline{\text{RESET}}$ is still low. If $\overline{\text{DMA/BREQ}}$ and $\overline{\text{HALT}}$ are both pulled low, the processor will reach the last cycle of the instruction (by reverse cycle stealing) where the machine will the become halted. See Figure 3. # BUS AVAILABLE, BUS STATUS (BA, BS) The bus available output is an indication of an internal control signal which makes the MOS buses of the MPU high impedance. This signal does not imply that the bus will be available for more than one cycle. When BA goes low, a dead cycle will elapse before the MPU acquires the bus. The bus status output signal, when decoded with BA, represents the MPU state (valid with leading edge of Q). | MPU | State | AADIL OL D. G. su | | | |-----|-------|--------------------------------|--|--| | ВА | BS | MPU State Definition | | | | 0 | 0 | Normal (running) | | | | 0 | 1 | Interrupt or reset acknowledge | | | | 1 | 0 | Sync acknowledge | | | | 1 | 1 | Halt or bus grant acknowledge | | | INTERRUPT ACKNOWLEDGE is indicated during both cycles of a hardware-vector-fetch (RESET, NMI, FIRQ, IRQ, SWI, SWI2, SWI3). This signal, plus decoding of the lower four address lines, can provide the user with an indication of which interrupt level is being serviced and allow vectoring by device. See Table 1. Table 1 - Memory map for interrupt vectors | | emory map for octor locations Interrupt vector description | | | |--------------------------------------------------------------|--------------------------------------------------------------|------------------------------------------------|--| | MS LS | | • | | | FFFE<br>FFFC<br>FFFA<br>FFF8<br>FFF6<br>FFF4<br>FFF2<br>FFF0 | FFFF<br>FFFD<br>FFFB<br>FFF9<br>FFF7<br>FFF5<br>FFF3<br>FFF1 | RESET NMI SWI IRO FIRO SWI2 SWI2 SWI3 Reserved | | SYNC ACKNOWLEDGE is indicated while the MPU is waiting for external synchronization on an interrupt line. HALT/BUS GRANT is true when the MC 6809 is in a halt or bus grant condition. # NON MASKABLE INTERRUPT (NMI)\* A negative transition on this input requests that a non-maskable interrupt sequence be generated. A non-maskable interrupt cannot be inhibited by the program, and also has a higher priority than FIRQ, IRQ, or software interrupts. During recognition of an NMI, the entire machine state is saved on the hardware stack. After reset, an NMI will not be recognized until the first program load of the hardware stack pointer (S). The pulse width of NMI low must be at least one E cycle. If the NMI input does not meet the minimum set up with respect to Q, the interrupt will not the recognized until the next cycle. See Figure 4. # FAST-INTERRUPT REQUEST (FIRQ)+ A low level on this input pin will initiate a fast interrupt sequence, provided its mask bit (F) in the CC is clear. This sequence has priority over the standard interrupt request (IRQ), and is fast in the sense that it stacks only the contents of the condition code register and the program counter. The interrupt service routine should clear the source of the interrupt before doing an RTI. See Figure 5. # INTERRUPT REQUEST (IRQ)\* A low level input on this pin will initiate an interrupt request sequence provided the mask bit (I) in the CC is clear. Since $\overline{IRQ}$ stacks the entire machine stae it provides a slower response to interrupts than $\overline{FIRQ}$ . $\overline{IRQ}$ also has a lower priority than $\overline{FIRQ}$ . Again, the interrupt service routine should clear the source of the interrupt before doing an RTI. See Figure 4. \* NMI, FIRQ, and IRQ requests are sampled on the falling edge of Q. One cycle is required for synchronization before these interrupts are recognized. The pending interrupt(s) will not be serviced until completion to the current instruction unless a SYNC or CWAI condition is present. If IRQ and FIRQ do not remain low until completion of the current instruction they may not be recognized. However, NMI is latched and need only remain low for one cycle. No interrupts are recognized or latched between the falling edge of RESET and the rising edge of BS indicating RESET acknowledge. 6/52 THOMSON COMPOSANTS MILITAIRES ET SPATIAUX Note : Waveform measurements for all inputs and outputs are specified at logic high = 2.0 V and logic low = 0.8 V unless otherwise specified. \* E clock shown for reference only. Figure 4: $\overline{\text{IRQ}}$ and $\overline{\text{NMI}}$ interrupt timing. Figure 5: FIRQ interrupt timing. # XTAL, EXTAL These inputs are used to connect the on-chip oscillator to an external parallel-resonant crystal. Alternately, the pin EXTAL may be used as a TTL level input for external timing by grounding XTAL. The crystal or external frequency is four times the bus frequency. See Figure 6. Proper RF layout techniques should be observed in the layout of printed circuit boards. Note: Waveform measurements for all inputs and outputs are specified at logic high = 2.0 V and logic low = 0.8 V unless otherwise specified. | Y1 | C <sub>in</sub> | Cout | |-------|-----------------|-------| | 8 MHz | 18 pF | 18 pF | | 6 MHz | 20 pF | 20 pF | | 4 MHz | 24 pF | 24 pF | # EF6809 38 Y1 39 Cout #### Nominal crystal parameters | | 3.58 MHz | 4.00 MHz | 6.0 MHz | 8.0 MHz | |----|----------|----------|--------------|--------------| | Rs | 60 Ω | 50 Ω | 30-50 Ω | 20-40 Ω | | CO | 3.5 pF | 6.5 pF | 4-6 pF | 4-6 pF | | C1 | 0.015 pF | 0.025 pF | 0.01-0.02 pF | 0.01-0.02 pF | | Q | > 40 k | > 30 k | > 20 k | > 20 k | All parameters are 10 % Note: These are representative AT-cut crystal parameters only. Crystals of other types of cut may also be used. Figure 6: Crystal connections and oscillator start up. #### E. Q E is similar to the EF 6800 bus timing signal phase 2; Q is a quadrature clock signal which leads E. Q has no parrallel on the EF 6800. Addresses from the MPU will be valid with the leading edge of Q. Data is latched on the falling edge of E. Timing for E and Q is shown in Figure 7. Note: Waveform measurements for all inputs and outputs are specified at logic high = 2.0 V and logic low = 0.8 V unless otherwise specified. Figure 7: E/Q Relationship. #### MRDY The on-board generator furnishes E and Q to both the system and the MPU. When MRDY is pulled low, both the system clocks and the internal MPU clocks are stretched. Assetion of DMA/BREQ input stops the internal MPU clocks while allowing the external system clocks to RUN (i.e., release the bus to a DMA controller). The internal MPU clocks resume operation after DMA/BREQ is released or after 16 bus cycles (14 DMA, two dead), whichever occurs first. While DMA/BREQ is asserted it is sometimes necessary to pull MRDY low to allow DMA toffrom slow memory/peripherals. As both MRDY and DMA/BREQ control the internal MPU clocks, care must be exercised not to violate the maximum t<sub>CYC</sub> specification for MRDY or DMA/BREQ. (Maximum t<sub>CYC</sub> during MRDT or DMA/BREQ is 16 μs). This input control signal allows stretching of E and Q to extend data-access time. E and Q operate normally while MDRY is high. When MRDY is low, E and Q may be stretched in integral multiples of <u>quarter (1/4)</u> bus cycles, thus allowing interface to slow memories, as shown in Figure 8 (a). During non-valid memory access (VMA cycles), MRDY has no effect on stretching E and Q; this inhibits slowing the processor during «don't care» bus accesses. MRDY may also be used to stretch clocks (for slow memory) when bus control has been transferred to an external device (through the use of HALT and DMA/BREQ). Figure 8a: MRDY Timing. ## DMA/BREQ The DMA/BREQ input provides a method of suspending execution and acquiring the MPU bus for another use, as shown in Figure 9. Typical uses include DMA and dynamic memory refresh. A low level on this pin will stop instruction execution at the end of the current cycle unless pre-empted bu self-refresh. The MPU will acknowledge DMA/BREQ by setting BA and BS to a one. The requesting device will now have up to 15 bus cycles before the MPU retrieves the bus for self-refresh. Self-refresh requires one bus cycles with a leading and trailing dead cycle. See Figure 10. The self-refresh counter is only cleared if DMA/BREQ is inactive for two or more MPU cycles. Typically, the DMA controller will request to use the bus by asserting DMA/BREQ pin low on the leading edge of E. When the MPU replies by setting BA and BS to a one, that cycle will be a dead cycle used to transfer bus mastership to the DMA controller. False memory accesses may be prevented during any dead cycles by developing a system DMAVMA signal which is LOW in any cycle when BA has changed. When BA goes low (either as a result of DMA/BREQ = HIGH or MPU self-refresh), the DMA device should be taken off the bus. Another dead cycle will elapse before the MPU accesses memory to allow transfer of bus mastership without contention. 10/52 🗘 THOMSON COMPOSANTS MILITAIRES ET SPAȚIAUX- Figure 8b: Synchronization. Figure 9: Typical DMA timing (< 14 cycles). <sup>\*</sup> DMAVMA is a signal which is developed externally, but is a system requirement for DMA, Note: Waveform measurements for all inputs and outputs are specified at logic high = 2.0 V and logic low = 0.8 V unless otherwise specified. Figure 10: Auto-refresh DMA timing (> 14 cycles) (reverse cycle stealing). # **B** · DETAILED SPECIFICATIONS #### 1 · SCOPE This drawing describes the specific requirements for the microprocessor EF 6809, 1 and 1.5 MHz, in compliance either with MIL-STD-883 class B or CECC 90000, the 2 MHz version is available in 0-70°C range only. #### 2 - APPLICABLE DOCUMENTS # 2.1 · MIL-STD-883 1) MIL-STD-883: test methods and procedures for electronics 2) MIL-M-38510 : general specifications for microcircuits #### 3 · REQUIREMENTS #### 3.1 - General The microcircuits are in accordance with the applicable document and as specified herein. #### 3.2 · Design and construction #### 3.2.1 - Terminal connections Depending on the package, the terminal connections shall be as shown on § 10.1 and § 10.2. #### 3.2.2 · Lead material and finish Lead material and finish shall be any option of MIL-M-38510 except finish C (as described in 3.5.6.1 of 38510). #### 3.2.3 · Package The macrocircuits are packaged in hermetically sealed ceramic packages which are conform to case outlines of MIL-M-38510 appendix C (when defined): - 40 leads DIP (for ceramic and cerdip packages) - 44 terminals SQ. LCC (for leadless chip carrier package) The precise case outlines are described on § 9. #### 3.3 · Electrical characteristics ## 3.3.1 - Absolute maximum ratings (see Table 2) Table 2 | Symbol | Pai | rameter | Test conditions | Min | Max | Unit | |--------------------|-----------------------|----------------------------------------|--------------------------------------------|-------------|-------|------| | VCC | Supply voltage | | | - 0.3 | +7.0 | ٧ | | ٧į | Input voltage | | | -0.3 | +7.0 | ٧ | | P <sub>dmax</sub> | Max Power dissipation | | $T_{case} = -55^{\circ}C / + 125^{\circ}C$ | | 1.1 | W | | | Max Fower dissipation | | T <sub>case</sub> = +25°C | | 0.8 | w | | | | M suffix EF 6809/EF 68A09 | f = 1 and 1.5 MHz | <b>–</b> 55 | + 125 | °C | | Tcase | Operating temperature | V suffix EF 6809/EF 68A09 | f = 1 and 1.5 MHz | -40 | +85 | °C | | | | No suffix EF 6809/EF 68A09<br>EF 68B09 | f = 1, 1.5 and 2 MHz | 0 | +70 | °C | | T <sub>stg</sub> | Storage temperature | | | - 55 | + 150 | °C | | Тj | Junction temperature | | | | + 170 | °C | | T <sub>leads</sub> | Lead temperature | | Max 5 sec. soldering | | + 270 | °С | Note: Timing measurements are referenced to and from a low voltage of 0.8 volt and a high voltage of 2.0 volts, unless otherwise noted. The voltage swing through this range start outside, and pass through, the range such that the rise or fall will be linear between 0.8 volt and 2.0 volts. This device contains protective circuitry against damage due to high static voltages or electrical fields; however, it is advises that normal precautions be taken to avoid application of any voltages higher than maximum-rated voltages to this high-impedance circuit. Reliability of operation is enhanced if unused inputs are tied to an appropriate logic voltage level (e.g., either GND or VCC). #### 3.4 - Thermal characteristics (at 25°C) Table 3 | Package | Symbol | Parameter | Value | Unit | |-------------------------------------------|--------------|---------------------------------------------------------------------------------------------------|----------|------| | 40 ceramic<br>DIL side brazed<br>C suffix | θ JC | Thermal resistance - Ceramic junction to ambient<br>Thermal resistance - Ceramic junction to case | 50<br>10 | °C/W | | Cerdip 40<br>J suffix | θ JA<br>θ JC | Thermal resistance - Ceramic junction to ambient Thermal resistance - Ceramic junction to case | 60<br>10 | °C/W | | LCCC 44<br>E suffix | θ JA<br>θ JC | Thermal resistance - Ceramic junction to ambient Thermal resistance - Ceramic junction to case | 50<br>15 | °C/W | #### Power considerations The average chip-junction temperature, TJ, in °C can be obtained from: $$T_{J} = T_{A} + (P_{D} \bullet \theta_{J}A) \tag{1}$$ TA = Ambient Temperature, °C $\theta$ JA = Package Thermal Resistance, Junction-to-Ambient, °C/W PD = PINT + PI/O PINT = ICC × VCC, Watts — Chip Internal Power PI/O = Power Dissipation on Input and Output Pins — User Determined For most applications PI/O < PINT and can be neglected. An approximate reliationship between PD and TJ (if PI/O is neglected) is: $$P_D = K : (T_J + 273)$$ (2) (3) Solving equations (1) and (2) for K gives: $$K = P_D \cdot (T_A + 273) + \theta_{JA} \cdot P_D^2$$ where K is a constant pertaining to the particular part K can be determined from equation (3) by measuring PD (at equilibrium) for a known TA. Using this value of K, the values of PD and TJ can be obtained by solving equations (1) and (2) iteratively for any value of TA. The total thermal resistance of a package $(\theta_{JA})$ can be separated into two components, $\theta_{JC}$ and $\theta_{CA}$ , representing the barrier to heat flow from the semiconductor junction to the package (case), surface $(\theta_{JC})$ and from the case to the outside ambient $(\theta_{CA})$ . These terms are related by the equation: $$\theta_{JA} = \theta_{JC} + \theta_{CA}$$ (4) $\theta_{ m JC}$ is device related and cannot be influenced by the user. However, $\theta_{ m CA}$ is user dependent and can be minimized by such thermal management techniques as heat sinks, ambient air cooling and thermal convection. Thus, good thermal management on the part of the user can significantly reduce $\theta_{ m CA}$ so that $\theta_{ m JA}$ approximately equals $\theta_{ m JC}$ . Substitution of $\theta_{ m JC}$ for $\theta_{ m JA}$ in equation (1) will result in a lower semiconductor junction temperature. ## 3.5 · Mechanical and environment The microcircuits shall meet all mechanical environmental requirements of either MIL-STD-883 for class B devices or CECC 90000 devices. #### 3.6 - Marking The document where are defined the marking are identified in the related reference documents. Each microcircuit are legible and permanently marked with the following information as minimum: 3.6.1 - Thomson logo 3.6.2 - Manufacturer's part number 3.6.3 · Class B identification 3.6.4 - Date-code of inspection lot 3.6.5 · ESD identifier if available 3.6.6 - Country of manufacturing # 4 - QUALITY CONFORMANCE INSPECTION # 4.1 · DESC / MIL-STD-883 Is in accordance with MIL-M-38510 and method 5005 of MIL-STD-883. Group A and B inspections are performed on each production lot. Group C and D inspection are performed on a periodical basis. #### 4.2 · CECC Is in accordance with CECC 90000. Group A and B inspection are performed on each production lot as specified in CECC 9011 0-008. Group C inspection is performed on a periodic basis in accordance with CECC 90110-008. #### 5 - ELECTRICAL CHARACTERISTICS ## 5.1 - General requirements All static and dynamic electrical characteristics are specified for inspection purpose, refer to relevant specification. Table 4: Static electrical characteristics for all electrical variants. See § 5.2. Table 5: Dynamic electrical characteristics. See § 5.3. For static characteristics, test methods refer to IEC 748-2 method number, where existing. For dynamic characteristics (Table 5), test methods refer to clause 5.4 hereafter of this specification. 14/52 🗘 THOMSON COMPOSANTS MILITAIRES ET SPATIAUX- # 5.2 - Static characteristics $V_{CC} = 5.0 V_{dc} \pm 5 \%$ ; $V_{SS} = 0 V_{dc}$ ; $T_{C} = -55/ + 125^{\circ}C$ or $-40/ + 85^{\circ}C$ or $0/ + 70^{\circ}C$ . Table 4 | Symbol | Characteristic | | Min | Тур | Max | Unit | |-------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------|----------------------------------|----------|----------------------|--------------------------| | V <sub>IH</sub><br>V <sub>IHR</sub> | Input high voltage | Logic, EXTAL<br>RESET | VSS + 2.0<br>VSS + 4.0 | | Vcc<br>Vcc | V<br>V | | VIL | Input low voltage Lo | gic, EXTAL, RESET | V <sub>SS</sub> -0.3 | | VSS +0.8 | ٧ | | lin | Input leakage current (Vin = 0 to 5.25 V, VCC = max | () Logic | | | 2.5 | μΑ | | Vон | DC output high voltage ( $I_{Load} = -205 \mu A$ , $V_{CC} = min$ ) ( $I_{Load} = -145 \mu A$ , $V_{CC} = min$ ) ( $I_{Load} = -100 \mu A$ , $V_{CC} = min$ ) | A0-A15, R/W, Q, E | VSS +2.4<br>VSS +2.4<br>VSS +2.4 | | | V<br>V<br>V | | VoL | DC output low voltage (ILoad = 2.0 mA, V <sub>CC</sub> = min) | ) | | | V <sub>SS</sub> +0.5 | ٧ | | PINT | Internal power dissipation (measured at $T_C = -55^{\circ}C$ in steaby state operation | ) | | * | 1.1 | W | | C <sub>in</sub> | Capacitance* (Vin = 0, T <sub>A</sub> = 25°C, f = 1.0 MHz) Logic ir | D0-D7, RESET | | 10<br>10 | 15<br>15 | pF<br>pF | | Cout | A | 0-A15, R/W, BA, BS | | | 15 | pF | | fxtal | Frequency of operation (crystal or external input) | EF 6809<br>EF 68A09<br>EF 68B09 | 0.4<br>0.4<br>0.4 | | 4<br>6<br>8 | MHz<br>MHz<br>MHz | | ITSI | Hi-Z (off state) input current (Vin = 0.4 to 2.4 V, V <sub>CC</sub> = max) | D0-D7<br>A0-A15, R/W | | 2.0 | 10<br>10 | μ <b>Α</b><br>μ <b>Α</b> | # 5.3 · Dynamic (switching) characteristics The limits and values given in this section apply over the full case temperature range $-55^{\circ}$ C to $+125^{\circ}$ C for 1 and 1.5 MHz and $V_{CC}$ in the range 4.75 V to 5.25 V $V_{IL}$ = 0.8 V and $V_{IH}$ = 2 V (See also Note 1). Table 5 · Bus timing characteristics (See Note 1) | Symbol | Ident | Characteristic | EF | 6809 | EF | 68A09 | EF 6 | 8B09* | 11 | |---------------------------------|--------|-------------------------------------|-----|-------|-------|-------|------|-------|------| | | number | Gitaracteristic | Min | Max | Min | Max | Min | Max | Unit | | t <sub>cyc</sub> | 1 | Cycle time (See Note 2) | 1.0 | 10 | 0.667 | 10 | 0.5 | 10 | μS | | PWEL | 2 | Pulse width, E low | 430 | 5000 | 280 | 5000 | 210 | 5000 | ns | | PWEH | 3 | Pulse width, E high | 450 | 15500 | 280 | 15700 | 220 | 15700 | ns | | t <sub>r</sub> , t <sub>f</sub> | 4 | Clock rise and fall time | | 25 | _ | 25 | | 20 | ns | | PWQH | 5 | Pulse width, Q high | 430 | 5000 | 280 | 5000 | 210 | 5000 | пѕ | | PWQL | 6 | Pulse width, Q low | 450 | 15500 | 280 | 15700 | 220 | 15700 | пѕ | | tavs | 7 | Delay time, E to Q rise | 200 | 250 | 130 | 165 | 80 | 125 | ns | | tAH | 9 | Address hold time**<br>(See Note 3) | 20 | | 20 | | 20 | | ns | Table 5 - Bus timing characteristics (Continued) (See Note 1) | Symbol | ident | Characteristic | Characteristic EF 6809 EF | | EF | 68A09 | EF 6 | 8B09* | 11-14 | |-----------------------|--------|---------------------------------------------------------------------------------------------------------------|---------------------------|-----|-----|-------|------|-------|-------| | Symbol | number | Citatacteristic | Min | Max | Min | Max | Min | Max | Unit | | tAQ | 10 | BA, BS, R/W, and address valid time to Q rise | 50 | | 25 | | 15 | | ns | | <sup>†</sup> DSR | 17 | Read data setup time | 80 | | 60 | | 40 | | ns | | tDHR | 18 | Réad data hold time** | 10 | | 10 | | 10 | | ns | | tDDQ | 20 | Data delay time from Q | | 200 | | 140 | | 110 | ns | | tDHW | 21 | Write data hold time* | 30 | | 30 | | 30 | | пѕ | | tACC | 29 | Usable access time<br>(See Note 4) | 695 | | 440 | | 330 | | ns | | tPCS | | Processor control setup time<br>(MRDY, interrupts, DMA/BREQ,<br>HALT, RESET)<br>(Figures 2, 3, 4, 5, 8 and 9) | 200 | | 140 | | 110 | | ns | | tRC | | Crystal oscillator start time<br>(Figures 2 and 6) | 100 | | 100 | | 100 | | ms | | PCr, <sup>t</sup> PCf | | Processor control rise and fall<br>Time (Figures 2 and 3) | | 100 | | 100 | | 100 | ns | <sup>\*</sup> For T<sub>c</sub> : from 0 to 70°C only. Note 1: Measurement points shown are 0.8 V and 2.0 V, unless otherwise specified. Note 2: Maximum $t_{CVC}$ during MRDY or $\overline{DMA/BREQ}$ is 16 $\mu s$ . Note 3: Hold time (9) for BA and BS is not specified. Note 4: Usable access time is computed by: 1-4-7 max + 10-17. # 5.4 - Test conditions specific to the device #### 5.4.1 · Time definitions The times specified in Table 5 as dynamic characteristics are defined in Figure 11 below, by a reference number given the column «method» of the tables together with the relevant figure number. Figure 11: Bus timing. <sup>\*\*</sup> Address and data hold times are periodically tested rather than 100% tested. #### 5.4.2 - Loading network Figure 12: here below shows the loading network applicable to the timing table. Figure 12: Bus timing test load. #### 5.5 · Additional information Additional information shall not be for any inspection purposes. #### 5.5.1 - Power considerations (See § 3.4) 5.5.2 · Capacitance (Not for inspection purposes) see § 5.2 static characteristic table ## 6 - FUNCTIONNAL DESCRIPTION #### 6.1 - Programming model As shown in Figure 13, the EF 6809 adds three registers to the set available in the EF 6800. The added registers include a direct page register, the user stack pointer, and a second index register. Figure 13: Programming model of the microprocessing unit. #### ACCUMULATORS (A, B, D) The A and B registers are general purpose accumulators which are used for arithmetic calculations and manipulation of data. Certain instructions concatenate the A and B registers to form a single 16-bit accumulator. This is referred to as the D register, and is formed with the A register as the most significant byte. #### DIRECT PAGE REGISTER (DP) The direct page register of the EF 6809 serves to enhance the direct addressing mode. The content fo this register appears at the higher address outputs (A8-A15) during direct addressing instruction execution. This allows the direct mode to be used at any place in memory, under program control. To ensure EF 6800 compatibility, all bits of this register are cleared during processor reset. # INDEX REGISTERS (X, Y) The index registers are used in indexed mode of addressing. The 16-bit address in this register takes part in the calculation of effective addresses. This address may be used to point to data directly or may be modified by an optional constant or register offset. During some indexed modes, the contents of the index register are incremented or decremented to point to the next item of tabular type data. All four pointer registers (X, Y, U, S) may be used as index registers. # STACK POINTER (U, S) The hardware stack pointer (S) is used automatically by the processor during subroutine calls and interrupts. The stack pointers of the EF 6809 point to the top of the stack, in contrast of he EF 6800 stack pointer, which pointed to the next free location on the stack. Ther user stack pointer (U) is controlled exclusively by the programmer. This allows arguments to be passed to and from subroutines with ease Both stack pointers have the same indexed mode addressing capabilities as the X and Y register, but also support Push and Pull instructions. This allows the EF 6809 to be used efficiently as a stack processor, greatly enhancing its ability to support higher level languages and modular programming. #### PROGRAM COUNTER The program counter is used by the processor to point to the address of the next instruction to be executed by the processor. Relative addressing is provided allowing the program counter to be used like an index register in some situations. # **CONDITION CODE REGISTER** The condition code register defines the state of the processor at any given time. See Figure 14 Figure 14: Condition code register format. #### CONDITION CODE REGISTER DESCRIPTION BIT 0 (C) Bit 0 is the carry flag, and is usually the carry from the binary ALU C is also used to represent a «borrow» from subtract like instructions (CMP, NEG, SUB, SBC) and is the complement of the carry from the binary ALU. BIT 1 (V) Bit 1 is the overflow flag, and is set to a one by an operation which causes a signed two's complement arithmetic overflow. This overflow is detected in an operation in which the carry from the MSB in the ALU does not math the carry from the MSB 1. BIT 2 (7) Bit 2 is the zero flag, and is set to a one if the result of the previous operation was identically zero. BIT 3 (N) Bit 3 is the negative flag, which contains exactly the value of the MSB of the result of the preceding operation. Thus, a negative two's-complement result will leave N set to a one. BIT 4 (I Bit 4 is the IRQ mask bit. The processor will not recognize interrupts from the IRQ line if this bit is set to a one. NMI, FIRQ, IRQ, RESET, and SWI all set I to a one, SWI2 and SWI3 do not affect I. BIT 5 (H) Bit 5 is the half-carry bit, and is used to indicate a carry from bit 3 in the ALU as a result of an 8-bit addition only (ADC or ADD). This bit is used by the DAA instruction to perform a BCD decimal add adjust operation. The state of this flag is undefined in all subtract-like instruction. BIT 6 (F) Bit 6 is the FIRQ mask bit. The processor will not recognize Interrupts from the FIRQ line if this bit is a one. NMI, FIRQ, SWI and RESET all set F to a one. RIQ, SWI2, and SWI3 do not affect F. BIT 7 (E) Bit 7 is the entire flag, and when set to a one indicates that the complete machine state (all the registers) was stacked, as opposed to the subset state (PC and CC). The E bit of the stacked CC is used on a return from interrupt (RTI) to determine the extent of the unstacking. Therefore, the current E left in the condition code register represents past action. 18/52 THOMSON COMPOSANTS MILITAIRES ET SPATIAUX **9**026872 0002865 052 I # 6.2 - MPU operation During normal operation, the MPU fetches an instruction from memory and then executes the requested function. This sequence begins after RESET and is repeated indefinitely unless altered by a special instruction or hardware occurrence. Software instructions that after normal MPU operation are: SWI, SWI2, SWI3, CWAI, RTI, and SYNC. An interrupt, HALT, or DMA/BREQ can also after the normal execution of instructions. Figure 15 illustrates the flowchart for the EF 6809. | Bus State | BA | BS | |--------------------------------|----|----| | Running | 0 | 0 | | Interrupt or Reset Acknowledge | 0 | 1 | | Sync Acknowledge | 1 | 0 | | Halt or Bus Grant Acknowledge | 1 | 1 | Figure 15: Flowchart for EF 6809 instructions. 9026872 0002866 T99 **=** Note: Asserting RESET will result in entering the reset sequence from any point in the flowchart. Figure 15: Flowchart for EF 6809 instructions (continued). #### 6.3 - Addressing modes The basic instructions of any computer are greatly enhanced by the presence of powerful addressing modes. The EF 6809 has the most complete set of addressing modes available on any microcomputer today. For example, the EF 6809 has 59 basic instructions; however, it recognizes 1464 different variations of instructions and addressing modes. The addressing modes support modern programming techniques. The following addressing modes are available on the EF 6809: Inherent (includes accumulator) **Immediate** Extended Extended direct Direct Register Indexed Zero-Offset Constant Offset Accumulator Offset Auto Increment/Decrement Indexed Indirect Relative Short/Long Relative Branching Program Counter Relative Addressing. #### INHERENT (INCLUDES ACCUMULATOR) in this addressing mode the opcode of the instruction contains all the address information necessary. Examples of inherent addressing are: ABX, DAA, SWI, ASRA, and CLRB. #### IMMEDIATE ADDRESSING In immediate addressing, the effective address of the data is the location immediately following the opcode (i.e., the data to be used in the instruction immediately following the opcode of the instruction). The EF 6809 uses both 8- and 16-bit immediate values depending on the size of argument specified by the opcode. Examples of instructions with immediate addressing are: LDA # \$20 LDX # \$F000 LDY # CAT Note: signifies Immediate addressing; \$ signifies hexadecimal value. #### EXTENDED ADDRESSING In extended addressing, the contents of the two bytes immediately following the opcode fully specify the 16-bit effective address used by the instruction. Note that the address generated by an extended instruction defines an absolute address and is not position idenpendent. Examples of extended addressing include: LDA CAT STW MOUSE LDD \$2000 # **EXTENDED INDIRECT** As in the special case of indexed addresing (discussed below), one level of indirection may be added to extended addressing. In extended indirect, the two bytes following the postbyte of an indexed instruction contain the address of the data. LDA (CATI LDX (SFFFE) STU idogi # DIRECT ADDRESSING Direct addressing is similar to extended addressing except that only one byte of address follows the opcode. This byte specifies the lower eight bits of the address to be used. The upper eight bits of the address are supplied by the direct page register. Since only one byte of address is required in direct addressing, this mode requires less memory and executes faster than extended addressing. Of course, only 256 locations (one page) can be accesed without redefining the contents of the DP register. Since the DP register is set to \$00 on reset, direct addressing on the EF 6809 is comptible with direct addressing on the EF 6800. Indirection is not allowed in direct addressing. Some examples of direct addressing are: LDA \$30 SETDP \$10 (assembler directive) LDB \$1030 LDD < CAT Note: < is an assembler directive which forces direct addressing. #### REGISTER ADDRESING Some opcodes are followed by a byte that defines a register or set of registers to be used by the instruction. This is called a postbyte. Some examples of register addresing are: TFR X, Y, Transfers X into Y **EXG** A, B Exchanges A with B **PSHS** A, B, X, Y Push Y, X, B and A onto S X, Y, D Pull D, X, and Y from U PULU #### INDEXED ADDRESSING In all indexed addressing, one of the pointer registers (X, Y, U, S, and sometimes PC) is used in a calculation of the effective address of the operand to be used by the instruction. Five basic types of indexing are available and are discussed below. The postbyte of an indexed instruction specifies the basic type and variation of the addressing mode as well as the pointer register to be used. Figure 16 lists the legal formats for the postbyte. Table 6 gives the assembler form and the number of cycles and bytes added to the basic values for indexed addressing for each variation. Figure 16: Indexed addressing postbyte register bit assignments. #### ZERO-OFFSET INDEXED In this mode, the selected pointer register contains the effective address of the data to be used by the instruction. This is the fastest indexing mode. #### Examples are: LDD O, X LDA S #### CONSTANT OFFSET INDEXED In this mode, a two's complement offset and the contents of one of the pointer registers are added to form the effective address of the operand. The pointer register's initial content is unchanged by the addition. Three sizes of ofssets are available: ``` 5 bit (- 16 to + 15) 8 bit (- 128 to + 127) 16 bit (- 32768 to + 32767) ``` The two's complement 5-bit offset is inculded in the postbyte and, therefore, is most efficient in use of bytes and cycles. The two's complement 8-bit offset is contained in a single byte following the postbyte. The two's complement 16-bit offset is in the two bytes following the postbyte. In most cases the programmer need not be concerned with the size of this offset since the assembler will select the optimal size automatically. Examples of constant-offset indexing are: LDA 23, X LDX -2, S LDY 300, X LDU CAT, Y 22/52 388 THOMSON COMPOSANTS MILITAIRES ET SPATIAUX Table 6 - Indexed addressing mode | | | Non i | ndirect | | | indi | rect | | | |----------------------------|-------------------|----------------|-----------------|---|---|----------------|-----------------|---------|---| | Туре | Forms | Assembler form | Postbyte opcode | | + | Assembler form | Postbyte opcode | ]+<br>~ | + | | Constant offset from R | No offset | ,R | 1RR00100 | 0 | 0 | [,R] | 1RR10100 | 3 | 0 | | (2s complement offsets) | 5-bit offset | n, R | 0RRnnnnn | 1 | 0 | defaults | to 8-bit | Γ | Г | | | 8-bit offset | n, R | 1RR0100000 | 1 | 1 | [n, R] | 1RR11000 | 4 | 1 | | | 16-bit offset | n, R | 1RR01001 | 4 | 2 | [n, R] | 1RR11001 | 7 | 2 | | Accumulator offset from R | A register offset | A, R | 1RR00110 | 1 | 0 | [A, R] | 1RR10110 | 4 | 0 | | (2s complement offsets) | B register offset | B, R | 1RR00101 | 1 | 0 | [B, R] | 1RR10101 | 4 | 0 | | | D register offset | D, R | 1RR01011 | 4 | 0 | [D, R] | 1RR11011 | 7 | 0 | | Auto increment/decrement R | Increment by 1 | ,R+ | 1RR00000 | 2 | 0 | not allowed | | Ī | Г | | | Increment by 2 | ,R+ | 1RR00001 | 3 | 0 | [,R++] | 1RR10001 | 6 | 0 | | | Decrement by 1 | ,-R | 1RR00010 | 2 | 0 | not al | lowed | | T | | | Decrement by 2 | ,R | 1RR00011 | 3 | 0 | [n, R] | 1RR10011 | 6 | 0 | | Constant offset from PC | 8-bit offset | n, PCR | 1xx01100 | 1 | 1 | [n, PCR] | 1xx11100 | 4 | 1 | | (2s complemet ofsets) | 16-bit offset | n, PCR | 1xx01101 | 5 | 2 | [n, PCR] | 1xx11101 | 8 | 2 | | Extended indirect | 16-bit address | | | | | [n] | 10011111 | 5 | 2 | $_{\sim}^{+}$ and $_{\#}^{+}$ indicate the number of additionnal cycles and bytes for the particular variation. #### ACCUMULATOR-OFFSET INDEXED This mode is similar to constant offset indexed except that the two's complement value in one of the accumulators (A, B, or D) and the contents of one of the pointer registers are added to form the effective address of the operand. The contents of both the accumulator and the pointer register are unchanged by the addition. The postbyte specifies which accumulator to use as an offset and no additional bytes are required. The advantage of an accumulator offset is that the value of the offset can be calculated by a program at run-time. Some examples are: LDA B, Y LDX D, Y LEAX B. X #### **AUTO INCREMENT/DRECREMENT INDEXED** In the auto increment addressing mode, the pointer register contains the address of the operand. Then, after the pointer register is used it is incremented by one or two. This addressing mode is useful in stepping through tables, moving data, or for the creation of software stacks. In auto decrement, the pointer register is drecremented prior to use as the address of the data. The use of auto decrement is similar to that of auto increment; but the tables, etc, are scanned from the high to low addresses. The size of the increment/decrement can be either one or two to allow for tables of either 8 or 16-bit data to be accessed and is selectable by the programmer. The pre-decrement, post-increment nature of these modes allows them to be used to create additional software stacks that behave identically to the U and S stacks. Some examples, of the auto increment/decrement addressing modes are: Care should be taken in performing operations on 16-bit pointer registers (X, Y, U, S) where the same register is used to calculate the effective address. Consider the following instruction: STX 0, X + + (X initialized to 0) The desired result is to store zero in locations \$0000 and \$0001 then increment X to point to \$0002. In reality, the following occurs: 0 → temp calculate the EA; temp is a holding register X - 2 → X perform auto increment X → (temp) do store operation #### INDEXED INDIRECT All of the indexing modes, with the exception of auto increment/decrement by one or a ±4-bit offset, may have an additional level of indirection specified. In indirect addressing, the effective address is contained at the location specified by the contents of the index register plus any offset. In the example below, the A accumulator is loaded indirectly using an effective address calculated form the index register and an offset. Before Execution A = XX (don't care) X = \$F000 \$0100 LDA (\$10, X) EA is now \$F010 \$F010 \$F1 \$F150 is now the new EA \$F011 \$50 \$F150 \$AA After Execution A = \$AA Actual Datat Loaded All modes of indexed indirect are included except those which are meaningless (e.g., auto increment/decrement by one indirect). Some examples of indexed indirect are: LDA [,X] LDD [10, S] LDA [B, Y] LDD [,X + +] #### RELATIVE ADDRESSING X = \$F000 The byte(s) following the branch opcode is (are) treated as a signed offset which may be added to the program counter. If the branch condition is true, then the calculated address (PC + signed offset) is loaded into the program counter. Program execution continues at the new location as indicated by the PC; short (one byte offset) and long (two bytes offset) relative addressing modes are available. All of memory can be reached in long relative addressing as an effective address is interpreted modulo 216. Some examples of relative addressing are: BEQ CAT (short) RGT DOG (short) CAT LBEQ (long) RAT DOG LBGT RABBIT (long) RAT NOP #### PROGRAM COUNTER RELATIVE The PC can be used as the pointer register with 8- or 16-bit signed offsets. As in relative addressing, the offset is added to the current PC to create the effective address. The effective address is then used as the address of the operand or data. Program counter relative addressing is used for writing position independent programs. Tables related to a particular routine will maintain the same relationship after the routine is moved, if referenced relative to the program counter. Examples are: LDA CAT, PCR LEAX TABLE, PCR RABBIT NOP Since program counter relative is a type of indexing, an additional level of indirection is available. LDA [CAT, PCR] LDU [DOG, PCR] # 6.4 - Instruction set The instruction set of the EF 6809E is similar to that of the EF 6800 and is upward compatible at the source code level. The number of opcodes has been reduced from 72 to 59, but because of the expanded architecture and additional addressing modes, the number of available opcodes (with different addressing modes) has risen from 197 to 1464. Some of the new instructions are described in detail below. #### PSHU/PSHS The push instructions have the capability of pushing onto either the hardware stack (S) or user stack (U) any single register or set of registers with a single instruction #### PULU/PULS The pull instructions have the same capability of the push instruction, in reverse order. The byte immediately following the push or pull opcode determines which register or registers are to be pushed or pulled. The actual push/pull sequence is fixed, each bit defines a unique register to push or pull, as shown below. 24/52 390 🗘 THOMSON COMPOSANTS MILITAIRES ET SPATIAUX: #### TFR/EXG Within the EF 6809E, any register may be transferred to or exchanged with another of like size, i.e., 8 bit to 8 bit or 16 bit to 16 bit. Bits 4-7 of postby te define the source register, while bits 0-3 represent the destination register. These are denoted as follows: | Т | ransf | er / | Excl | nang | e Po | stbyte | | |-------------------|--------------------------------------|------|-------|--------|--------------|-----------------------------|--| | | Sou | rce | | ſ | Desti | nation | | | | | Re | giste | er Fie | eld | | | | 000<br>001<br>010 | 00 =<br>01 =<br>10 =<br>11 =<br>00 = | XYUS | A.B) | | 1001<br>1010 | = A<br>= B<br>= CC<br>= DPI | | Note: All other combinations are undefined and INVALID. # LEAX/LEAY/LEAU/LEAS The LEA (load effective address) works by calculating the effective address used in an indexed instruction and stores that address value, rather than the data at that address, in a pointer register. This makes all the features of the internal addressing hardware available to the programmer. Some of the implications of this instruction are illustrated in Table 3. The LEA instruction also allows the user to access data and tables in a position independent manner. For example: This sample program prints: «MESSAGE». By writing MSG1, PCR, the assembler computes the distance between the present address and MSG1. This result is placed as a constant into the LEAX instruction which will be indexed from the PC value at the time of execution. No matter where the code is located when it is executed, the computed offset from the PC will put the absolute address of MSG1 into the X pointer register. This code is totally position independent. The LEA instructions are very powerful and use an internal holding register (temp). Care must be exercised when using the LEA instructions with the auto increment and auto decrement addressing modes due to the sequence of internal operations. The LEA internal sequence is outlined as follows: LEAa, b+ MSG1 (any of the 16-bit pointer registers X, Y, U, or S may be substituted for a and b) 1. b → temp (calculate the EA) b + 1 → b (modify b, postincrement) temp → a (load a) LEAa, -b 1. b - 1 → temp(calculate EA with predecrement) 2. b - 1 → b (modify b, predecrement) 3. temp → a (load a) Auto increment-by-two and auto decrement-by-two instruction work similary. Note that LEAX; X + does not change X; hower-ver, LEAX, -X does decrement; LEAX 1, X should be used to increment X by one. Table 7 - LEA examples | Instruction | | Operation | | Comment | | |-------------|---------|-----------|---|--------------------------------|--| | LEAX | 10, X | X + 10 | Х | Adds 5-bit constant 10 to X | | | LEAX | 500, X | X + 500 | Х | Adds 16-bit constant 500 to X | | | LEAY | A, Y | Y + A | Υ | Adds 8-bit A accumulator to Y | | | LEAY | D, Y | Y + D | Υ | Adds 16-bit D accumulator to Y | | | LEAU | - 10, U | U - 10 | U | Substracts 10 from U | | | LEAS | - 10, S | S - 10 | s | Used to reserve area on stack | | | LEAS | 10, S | S + 10 | S | Used to clean up'stack | | | LEAX | 5, S | S + 10 | Х | Transfers as well as adds | | #### MIII Multiplies the unsigned binary numbers in the A and B accumulator and places the unsigned result into the 16-bit D accumilator. The unsigned multiply also allows multipleprecision multiplications. #### LONG AND SHORT RELATIVE BRANCHES The EF 6809 has the capability of program counter relative branching throughout the entire memory map. In this mode, if the branch is to be taken, the 8- or 16-bit signed offset is added to the value of the program counter to be used as the effective address. This allows the program to branch anywhere in the 64K memory map. Position-independent code can be easily generated through the use of relative branching. Both short (8-bit) and long (16-bit) branches are available. #### SYNC After encountering a sync instruction, the MPU enters a sync state, stops processing instructions, and waits for an interrupt. If the pending interrupt is non-maskable ( $\overline{\text{NMI}}$ ) or maskable ( $\overline{\text{FIRQ}}$ , $\overline{\text{IRQ}}$ ) with its mask bit (F or I) clear, the processor will clear the sync state and perform the normal interrupt stacking and service routine. Since $\overline{\text{FIRQ}}$ and $\overline{\text{IRQ}}$ are not edge-triggered, a low level with a minimum duration of three bus cycles is required to assure that the interrupt will be taken. If the pending interrupt is maskable ( $\overline{\text{FIRQ}}$ , $\overline{\text{IRQ}}$ ) with its mask bit (F or I) set, the processor will clear the sync state and continue processing by executing the next in-line instruction. Figure 17 depicts sync timing. #### SOFTWARE INTERRUPTS A software interrupt is an instruction which will cause an interrupt and its associated vector fetch. These software interrupts are useful in operating system calls, software debugging, trace operations, memory mapping, and software developement systems. Three levels of SWI are available on the EF 6809, and are prioritized in the following order: SWI, SWI1, SWI3. #### **16-BIT OPERATION** The EF 6809, has the capability of processing 16-bit data. These instructions include loads, stores, compares, adds, subtracts, transfers, exchanges, pushes, and pulls. #### CYCLE-BY-CYCLE OPERATION The address bus cycle-by-cycle performance chart (Figure 18) illustrates the memory-access sequence corresponding to each possible instruction and addressing mode in the EF 6809. Each instruction begins with an opcode fetch. While that opcode is being internally decoded, the next program byte is always fetched. (Most instructions will use the next byte, so this technique considerably speeds through-put). Next, the operation of each opcode will follow the flowchart. $\overline{VMA}$ is an indication of $\overline{FFFF_{16}}$ on the address bus, $\overline{RW} = 1$ and $\overline{BS} = 0$ . The following examples illustrate the use of the chart. Example 1: LBSR (Branch Taken). Before Execution SP = F000 # Cycle-by-cycle flow | Cycle # | Address | Data | R/W | Description | | |---------|---------|------|-----|-----------------------------------------|--| | 1 | 8000 | 17 | 1 | Opcode fetch | | | 2 | 8001 | 20 | 1 | Offset high byte | | | 3 | 8002 | 00 | 1 | Offset low byte | | | 4 | FFFF | • | 1 | VMA cycle | | | 5 | FFFF | * | 1 | VMA cycle | | | 6 | A000 | * | 1 | Computed branch address | | | 7 | FFFF | * | 1 | VMA cycle | | | 8 | EFFF | 80 | o | Stack high order byte of return address | | | 9 | EFFE | 03 | 0 | Stack low order byte of return address | | Example 2: DEC (Extended) \$ 8000 DEC \$ A000 • \$ A8000 \$ 80 # Cycle-by-cycle flow | Cycle # | Address | Data | R/W | Description | |---------|---------|------|-----|----------------------------| | 1 | 8000 | 7A | 1 | Opcode Fetch | | 2 | 8001 | A0 | 1 | Operand Address, High Byte | | 3 | 8002 | 00 | 1 | Operand Address, Low Byte | | 4 | FFFF | • | 1 | VMA Cycle | | 5 | A000 | 80 | 1 | Read the Data | | 6 | FFFF | * | 1 | VMA Cycle | | 7 | A000 | 7F | 0 | Store the Decremented Data | <sup>\*</sup> The data bus has the data at that particular address. # INSTRUCTION SET TABLES The instructions of the EF 6809 have been broken down into five different categories. They are as follows: 8-bit operation (Table 8) 16-bit operation (Table 9) Index register/stack pointer instructions (Table 10) Relative branches (long or short) (Table 11) Miscellaneous instructions (Table 12) Hexadecimal value for the instructions are given in Table 13. # PROGRAMMING AID Figure 19 contains a compilation of data that will assist in programming the EF 6809. Figure 17: Sync timing. 0002875 TTL Note 1: if the associated mask bit is set when the interrupt is requested, this cycle will be an instruction fetch from address location PC + 1. However, if the interrupt is accepted (NIM) or an unmasked FIRQ or IRQ) interrupt processing continues with this cycle as m on Figures 9 and 10 (interrupt Timing). Note 2: If mask bits are clear, IRQ and FIRQ must be held low for three cycles to guarantee interrupt to be taken, atthough only one cycle is necessary to bring the processor out of SYNC. Note 3: Waveform measurements for all inputs and outputs are specified at logic high 2.0 V and logic low 0.8 V unless otherwise specified. Figure 18: Cycle-by-cycle performance (Sheet 1 of 9). THOMSON COMPOSANTS MILITAIRES ET SPATIAUX 395 Figure 18: Cycle-by-cycle performance (Sheet 2 of 9). THOMSON COMPOSANTS MILITAIRES ET SPATIAUX- 9026872 0002878 700 THOMSON COMPOSANTS MILITAIRES ET SPATIAUX 398 Figure 18: Cycle-by-cycle performance (Sheet 5 of 9). Figure 18: Cycle-by-cycle performance (Sheet 6 of 9). 9026872 0002881 2T5 I 34/52 THOMSON COMPOSANTS MILITAIRES ET SPATIAUX Figure 18: Cycle-by-cycle performance (Sheet 7 of 9). #### Constant Offset From R No Offset Index Register 5-Bit Offset Index Register 8-Bit Offset Index Register + Post Byte 16-Bit Offset Index Register + Post Byte High Post Byte Low Accumulator Offset From R A Register Offset Index Register + A Register 8 Register Offset Index Register + B Register D Register Offset Index Register + D Register Auto Increment/Decrement From R Index Register\* Increment by 1 Increment by 2 Index Register\* Decrement by 1 Index Register + 1 Decrement by 2 Index Register + 2 Constant Offset From PC 8-Bit Offset Program Cunter + Offset Byte 16-Bit Offset Program Cunter + Offset High Byte Offset Low Byte Direct Direct Page Register Addres Low Extended Address High Addres Low <u>Immediate</u> NNNN + 1 Figure 18: Cycle-by-cycle performance (Sheet 8 of 9). 36/52 \* The index register is incremented following the indexed access THOMSON COMPOSANTS MILITAIRES ET SPATIAUX Effective Address (EA) Constant Offset From R No Offset Index Register 5-Bit Offset Index Register 8-Bit Offset Index Register + Post Byte 16-Bit Offset Index Register + Post Byte High Post Byte Low Accumulator Offset From R A Register Offset Index Register + A Register B Register Offset Index Register + B Register Index Register + D Register D Register Offset Auto Increment/Decrement From R Increment by 1 Index Register\* Increment by 2 Index Register\* Decrement by 1 Index Register + 1 Decrement by 2 Index Register + 2 Constant Offset From PC 8-Bit Offset Program Cunter + Offset Byte 16-Bit Offset Program Cunter + Offset High Byte Offset Low Byte Direct Direct Page Register Addres Low Extended Address High Addres Low Immediate NNNN + 1\* The index register is incremented following the indexed access Figure 18: Cycle-by-cycle performance (Sheet 9 of 9). Table 8 - 8-Bit accumulator and memory instructions | Mnemonic(s) | Operation | |----------------------|------------------------------------------------------------------------------------------| | ADCA, ADCB | Add memory to accumulator with carry | | ADDA, ADDB | Add memory to accumulator | | ANDA, ANDB | And memory with accumulator | | ASL, ASLA, ASLB | Arithmetic shift of accumulator or memory left | | ASR, ASRA, ASRB | Arithmetic shift of accumulator or memory right | | BITA, BITB | Bit test memory with accumulator | | CLR, CLRA, CLRB | Clear accumulator or memory location | | СМРА, СМРВ | Compare memory from accumulator | | COM, COMA, COMB | Complement accumulator or memory location | | DAA | Decimal adjust A accumulator | | DEC, DECA, DECB | Decrement accumulator or memory location | | EORA, EORB | Exclusive or memory with accumulator | | EXG R1, R2 | Exchange R1 with R2 (R1, R2 = A, B, CC, DP) | | INC, INCA, INCB | Increment accumulator or memory location | | LDA, LDB | Load accumulator from memory | | LSL, LSLA, LSLB | Logical shift left accumulator or memory location | | LSR, LSRA, LSRB | Logical shift right accumulator or memory location | | MUL | Unsigned multiply (A $\times$ B $\rightarrow$ D) | | NEG, NEGA, NEGB | Negate accumulator or memory | | ORA, ORB | Or memory with accumulator | | ROL, ROLA, ROLB | Rotate accumulator or memory left | | ROR, RORA, RORB | Rotate accumulator or memory right | | SBCA, SBCB | Subtract memory form accumulator with borrow | | STA, STB | Store accumulator to memory | | SUBA, SUBB | Subtract memory from accumulator | | TST, TSTA, TSTB | Test accumulator or memory location | | TFR R1, R2 | Transfer R1 to R2 (R1, R2 = A, B, CC, DP) | | Note: A, B, CC, or D | P may be pushed to (pulled from) stack with either PSHS, PSHU (PULS, PULU) instructions. | Table 9 - 16-Bit accumulator and memory instructions | Mnemonic(s) | Operation | |-------------|----------------------------------------------| | ADDD | Add memory to D accumulator | | CMPD | Compare memory from D accumulator | | EXG D, R | Exchange D with X, U, S, U, or PC | | LDD | Load D accumulator from memory | | SEX | Sign Extend B accumulator into A accumulator | Table 9 - 16-Bit accumulator and memory instructions (Continued) | Mnemonic(s) | Operation | | | | | | | | | | | | |-------------------|---------------------------------------------------------------------------|--|--|--|--|--|--|--|--|--|--|--| | STD | Store D accumulator to memory | | | | | | | | | | | | | SUBD | Subtract memory from D accumulator | | | | | | | | | | | | | TFR D, R | Transfer D to X, Y, S, U, or PC | | | | | | | | | | | | | TFR R, D | Transfer X, Y, S, U, or PC to D | | | | | | | | | | | | | Note : D may be p | ushed (pulled) to stack with either PSHS, PSHU (PULS, PULU) instructions. | | | | | | | | | | | | Table 10 - Index register/stack pointer instructions | Instruction | Description | |-------------|----------------------------------------------------------| | CMPS, CMPU | Compare memory from stack pointer | | CMPX, CMPY | Compare memory from index register | | EXG R1, R2 | Exchange D, X, Y, X, U or PC with D, X, Y, S, U, or PC | | LEAS, LEAU | Load effective address into stack pointer | | LEAX, LEAY | Load effective address into index register | | LDS, LDU | Load stack pointer from memory | | LDX, LDY | Load index register from memory | | PSHS | Push A, B, CC, DP, D, X, Y U, or PC onto hardware stack | | PSHU | Push A, B, CC, DP, D, X, Y, S, or PC onto user stack | | PULS | Pull A, B, CC, DP, D, X, Y, U or PC from hardware stack | | PULU | Pull A, B, CC, DP, D, X, Y, S, or PC from hardware stack | | STS, STU | Store stack pointer to memory | | STX, STY | Store index register to memory | | TFR R1, R2 | Transfer D, X, Y, S, U or PC to D, X, Y, S, U, or PC | | ABX | Add B accumulator to X (unsigned) | Table 11 · Branch instructions | Instruction | Description | | | | | | | | | | | | | |-------------|--------------------------|--|--|--|--|--|--|--|--|--|--|--|--| | | SIMPLE BRANCHES | | | | | | | | | | | | | | BEQ, LBEQ | Branch if equal | | | | | | | | | | | | | | BNE, LBNE | Branch if not equal | | | | | | | | | | | | | | BMI, LBMI | Branch if minus | | | | | | | | | | | | | | BPL, LBPL | Branch if plus | | | | | | | | | | | | | | BCS, LBCS | Branch if carry set | | | | | | | | | | | | | | BCC, LBCC | Branch if carry clear | | | | | | | | | | | | | | BVS, LBVS | Branch if overflow set | | | | | | | | | | | | | | BVC, LBVC | Branch if overflow clear | | | | | | | | | | | | | Table 11 · Branch instructions (Continued) | Instruction | Description | |-------------|------------------------------------------| | | SIGNED BRANCHES | | BGT, LBGT | Branch if greater (signed) | | BVS, LBVS | Branch if invalid 2s complement result | | BGE, LBGE | Branch if greater than or equal (signed) | | BEQ, LBEQ | Branch if equal | | BNE, LBNE | Branch if not equal | | BLE, LBLE | Branch if less than or equal (signed) | | BVC, LBVC | Branch if valid 2s complement result | | BLT, LBLT | Branch if less than (signed) | | | USIGNED BRANCHES | | вні, цвні | Branch if higher (unsigned) | | BCC, LBCC | Branch if higher or same (unsigned) | | BHS, LBHS | Branch if higher or same (unsigned) | | BEQ, LBEQ | Branch if equal | | BNE, LBNE | Branch if not equal | | BLS, LBLS | Branch if lower or same (unsigned) | | BCS, LBCS | Branch if lower (unsigned) | | BLO, LBLO | Branch if lower (unsigned) | | | OTHER BRANCHES | | BSR, LBSR | Branch to subroutine | | BRA, LBRA | Branch always | | BRN, LBRN | Branch never | Table 12 · Miscellaneous instructions | Instruction | Description | | | | | | | | | | | | |-----------------|------------------------------------------------------|--|--|--|--|--|--|--|--|--|--|--| | ANDCC | AND condition code register | | | | | | | | | | | | | CWAI | AND condition code register, then wait for interrupt | | | | | | | | | | | | | NOP | No operation | | | | | | | | | | | | | ORCC | OR condition code register | | | | | | | | | | | | | JMP | Jump | | | | | | | | | | | | | JSR | Jump to subroutine | | | | | | | | | | | | | RTI | Return from interrupt | | | | | | | | | | | | | RTS | Return from subroutine | | | | | | | | | | | | | SWI, SWI2, SWI3 | Software interrupt (absolute indirect) | | | | | | | | | | | | | SYNC | Synchronize with interrupt line | | | | | | | | | | | | Table 13 - Hexadecimal values of machine codes | OP | Mnem | Mode | ~ | # | OP | Mnem | Mode | ~ | # | OP | Mnem | Mode | ~ | # | |----------------|-----------------------------|----------------------|-------------|----------------|----------------|----------------------------|---------------------------|----------------|----------------|----------------|------------------------|-------------------|----------------|----------------| | 00<br>01<br>02 | NEG<br>* | Direct | 6 | 2 | 30<br>31<br>32 | LEAX<br>LEAY<br>LEAS | Indexed | 4+<br>4+<br>4+ | 2+<br>2+<br>2+ | 60<br>61<br>62 | NEG<br>* | Indexed | 6+ | 2+ | | 03<br>04<br>05 | COM<br>LSR | | 6 | 2 | 33<br>34<br>35 | LEAU<br>PSHS<br>PULS | Indexed<br>Immed<br>Immed | 4+<br>5+<br>5+ | 2+2 | 63<br>64<br>65 | COM<br>LSR<br>* | | 6+<br>6+ | 2+<br>2+ | | 06<br>07<br>08 | ROR<br>ASR<br>ASL. LSL | | 6<br>6<br>6 | 2 2 2 2 | 36<br>37<br>38 | PSHU<br>PULU | Immed<br>Immed | 5+<br>5+ | 2 | 66<br>67<br>68 | ROR<br>ASR<br>ASL, LSL | | 6+<br>6+<br>6+ | 2+<br>2+<br>2+ | | 09<br>0A<br>0B | ROL<br>DEC | | 6 | 2 | 39<br>3A<br>3B | RTS<br>ABX<br>RTI | Inherent | 5<br>3<br>6/15 | 1 1 | 69<br>6A<br>6B | ROL<br>DEC | | 6+<br>6+ | 2+ | | OC<br>OD<br>OE | INC<br>TST<br>JMP | | 6<br>6<br>3 | 2<br>2<br>2 | 3C<br>3D<br>3E | CWAI<br>MUL | Inherent | ≥ 20<br>11 | | 6D<br>6D<br>6E | INC<br>TST<br>JMP | | 6+<br>6+<br>3+ | 2+<br>2+<br>2+ | | OF | CLR | Direct | 6 | 2 | 3F | SWI | Inherent | 19 | 1 | 6F | CLR | Indexed | ě÷ | 2+ | | 10<br>11<br>12 | Page 2<br>Page 3<br>NOP | Inherent | 2 | 1 | 40<br>41<br>42 | NEGA | Inherent | 2 | 1 | 70<br>71<br>72 | NEG<br>* | Extended | 7 | 3 | | 13<br>14<br>15 | SYNC | Inherent | ≥ 4 | i | 43<br>44<br>45 | COMA<br>LSRA | | 2 2 | 1 | 73<br>74<br>75 | COM<br>LSR | | 7<br>7 | 3 | | 16<br>17<br>18 | LBRA<br>LBSR | Relative<br>Relative | 5<br>9 | 3<br>3 | 46<br>47<br>48 | RORA<br>ASRA<br>ASLA, LSLA | | 2 2 2 | 1 1 1 | 76<br>77<br>78 | ROR<br>ASR<br>ASL, LSL | | 7<br>7<br>7 | 3 3 | | 19<br>1A<br>1B | DAA<br>ORCC | Inherent<br>Immed | 2 | 1 2 | 49<br>4A<br>4B | ROLA<br>DECA | | 2 2 | 1 | 79<br>7A<br>7B | ROL<br>DEC | | 7 7 | 3 | | 1C<br>1D | ANDCC<br>SEX<br>EXG | Immed<br>Inherent | 3 2 | 2 | 4C<br>4D | INCA<br>TSTA | | 2 2 | 1 1 | 7C<br>7D | INC<br>TST | | 7 7 | 3 3 3 | | 1E<br>1F | TFR | Immed<br>Immed | 8<br>6 | 2 | 4E<br>4F | CLRA | Inherent | 2 | 1 | 7E<br>7F | JMP<br>CLR | Extended | 7 | 3 | | 20<br>21<br>22 | BRA<br>BRN<br>BHI | Relative | 3 3 | 2 2 2 | 50<br>51<br>52 | NEGB | Inerent | 2 | 1 | 80<br>81<br>82 | SUBA<br>CMPA<br>SBCA | Immed | 2 2 2 | 2 2 2 3 | | 23<br>24<br>25 | BLS<br>BHS, BCC<br>BLO, BCS | | 3 3 | 2 2 | 53<br>54<br>55 | COMB<br>LSRB | | 2 2 | 1 | 83<br>84<br>85 | SUBD<br>ANDA<br>BITA | | 4 2 2 | 3 2 2 | | 26<br>27 | BNE<br>BEQ | | 3 | 2 2 | 56<br>57 | RORB<br>ASRB | | 2<br>2<br>2 | 1 | 86<br>87 | LDA | | 2 | 2 | | 28<br>29<br>2A | BVC<br>BVS<br>BPL | | 3 3 | 2 2 | 58<br>59<br>5A | ASLB, LSLB<br>ROLB<br>DECB | | 2 2 2 | 1 1 1 | 88<br>89<br>8A | EORA<br>ADCA<br>ORA | | 2 2 2 | 2<br>2<br>2 | | 2B<br>2C<br>2D | BMI<br>BGE<br>BLT | | 3 3 | 22222222222222 | 5B<br>5C<br>5D | INCB<br>TSTB | | 2 2 | 1 | 8B<br>8C<br>8D | ADDA<br>CMPX<br>BSR | Immed | 4 7 | 3 2 | | 2E<br>2F | BGT<br>BLE | Relative | 3 3 | 2 2 | 5E<br>5F | CLRB | Inherent | 2 | 1 | 8E<br>8F | LDX | Relative<br>Immed | 3 | 3 | Table 13 - Hexadecimal values of machine codes (Continued) | OP | Mnem | Mode | ~ | # | ОР | Mnem | Mode | ~ | # | ОР | Mnem | Mode | ~ | # | |------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------|----------|----------------------------------------------------------------|-----------------------------------------|----------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------|----------------------------|----------------------------------------|-----------------------------------------|------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------|-------------------------------------| | 90<br>91<br>92<br>93<br>94<br>95<br>96<br>97<br>98<br>99<br>98<br>99<br>9D<br>9F | SUBA<br>CMPA<br>SBCA<br>SUBD<br>ANDA<br>BITA<br>LDA<br>STA<br>ECORA<br>ADCA<br>ORA<br>ADDA<br>CMPX<br>JSR<br>LDX<br>STX | Direct | 4<br>4<br>4<br>4<br>4<br>4<br>4<br>4<br>6<br>7<br>5<br>5 | 222222222222222222222222222222222222222 | C0<br>C1<br>C2<br>C3<br>C4<br>C5<br>C6<br>C7<br>C8<br>C9<br>CA<br>CB<br>CC<br>CD<br>CE<br>CF | SUBB<br>CMPB<br>SBCB<br>ADDD<br>ANDB<br>BITB<br>LDB<br>FORB<br>ADCB<br>ORB<br>ADDB<br>LDD<br>LDU | Immed<br>Immed<br>Immed | 22242222333 | 22232222233 | 1021<br>1022<br>1023<br>1024<br>1025<br>1026<br>1027<br>1028<br>1029<br>102A<br>102B<br>102C<br>102D | | d 3 Machinodes Relative | 5<br>5(6)<br>5(6)<br>5(6)<br>5(6)<br>5(6)<br>5(6)<br>5(6)<br>5(6 | 4 4 4 | | A0<br>A1<br>A2<br>A3<br>A4<br>A5<br>A6<br>A7<br>A8<br>AA<br>AB<br>AC<br>AD<br>AF | SUBA<br>CMPA<br>SBCA<br>SUBD<br>ANDA<br>BITA<br>LDA<br>STA<br>EORA<br>ADCA<br>ORA<br>ADDA<br>CMPX<br>JSR<br>LDX<br>STX | Indexed | 4+<br>4+<br>4+<br>6+<br>4+<br>4+<br>4+<br>4+<br>4+<br>7+<br>5+ | 2++2++2++2++2++2++2++2++2+ | D0<br>D1<br>D2<br>D3<br>D4<br>D5<br>D6<br>D7<br>D8<br>D9<br>DA<br>DB<br>DC<br>DD<br>DE | SUBB<br>CMPB<br>SBCB<br>ADDD<br>ANDB<br>BITB<br>LDB<br>STB<br>EORB<br>ADCB<br>ORB<br>ADDB<br>LDD<br>STD<br>LDU<br>STU | Direct | 4 4 4 4 4 4 4 4 5 5 5 5 5 | 222222222222222222222222222222222222222 | 102F<br>103F<br>1083<br>108C<br>108E<br>1093<br>109C<br>109F<br>10A3<br>10AC<br>10AF<br>10AF<br>10B3<br>10BC | LBLE SWIZ CMPD CMPP LDY STY CMPD CMPP LDY STY CMPP LDY STY CMPP CMPP LDY | Relative<br>Inherent<br>Immed<br>Immed<br>Direct<br>Direct<br>Indexed<br>Indexed<br>Extended | 5(6)<br>5(6)<br>20<br>5<br>4<br>7<br>6<br>6<br>7+<br>6+<br>8<br>7 | 4 2 4 4 4 3 3 3 3 + + + + + 4 4 4 | | B0<br>B1<br>B2<br>B3<br>B4<br>B5<br>B6<br>B7<br>B8<br>B9<br>BA<br>BBD<br>BBE<br>BF | SUBA<br>CMPA<br>SBCA<br>SBCB<br>SUBD<br>ANDA<br>BITA<br>LDA<br>STA<br>EORA<br>ADCA<br>ORA<br>ADDA<br>CMPX<br>JSR<br>LDX<br>STX | Extended | 555755555557866 | 3333333333333333333 | E0<br>E1<br>E2<br>E3<br>E4<br>E6<br>E7<br>E8<br>E9<br>EA<br>EB<br>EC<br>ED<br>EE<br>EF | SUBB CMPB SBCB ADDD ANDB BITB LDB STB EORB ADCB ORB ADDB LDD STD LDU STU | Indexed | 4+++++++++++++++++++++++++++++++++++++ | 2+ | 10BF<br>10CE<br>10DE<br>10DF<br>10EF<br>10FF<br>10FF<br>113F<br>1183<br>118C<br>1193<br>119C<br>11A3<br>11AC<br>11B3<br>11BC | STY LDS STS LDS STS LDS STS LDS STS CMPU CMPS | Extended Immed Direct Direct Indexed Indexed Extended Extended Inherent Immed Immed Direct Indexed Indexed Extended Extended Extended Extended | 7<br>4<br>6<br>6<br>6<br>6<br>7<br>7<br>20<br>5<br>5<br>7<br>7<br>7<br>7<br>7<br>7<br>8<br>8 | 4 4 3 3 3 + 4 4 2 4 4 3 3 3 + 4 4 4 | | Note | ote : All unused opcodes are undefined and illegal. | | | | F0<br>F1<br>F2<br>F3<br>F4<br>F5<br>F6<br>F7<br>F8<br>FA<br>FBC<br>FE<br>FF | SUBB<br>CMPB<br>SBCB<br>ADDD<br>ANDB<br>BITB<br>EORB<br>ADCB<br>ORB<br>ADCB<br>ORB<br>ADDB<br>LDD<br>STD<br>LDU<br>STU | Extended Extended Extended | 555755555556666 | 333333333333333333 | | | | | | ## Legend: - ~ Number of MPU cycles (less possible push pull or indexed-mode cycles) - # Number of program bytes - \* Denotes unused opcode | | | | | | | | Add | dres | sing | Мо | des | | - | | | | | | | | | | |-------------|--------------------------|----------------------|--------------|------------------|----------------------------|-------------|-------------|----------------------|----------------|----------------------|----------------------------|------------------|-------------|----------|------|----|-----------------------------------------------------------------------------------------------------------------------|-------------|--------|--------|------|--------------| | Instruction | Forms | imr | nedi | ate | Е | irec | t | ln | dexe | ed | Ext | end | led | Inl | nere | nt | Description | 5 | 3 | 2 | 1 | 0 | | | | Op | ~ | # | Ор | ~ | # | Op | ~ | # | Ор | ~ | # | Op | ~ | # | | н | N | z | ٧ | 0 | | ABX | | | | | | | | | | | | | | 3A | 3 | 1 | B + X → X (Unsigned) | • | • | • | | | | ADC | ADCA<br>ADCB | 89<br>C9 | 2 2 | 2 2 | 99<br>D9 | 4 4 | 2 | A9<br>E9 | 4+<br>4+ | 2+<br>2+ | B9<br>F9 | 5<br>5 | 3 | | | | $\begin{array}{c} A + M + C \rightarrow A \\ B + M + C \rightarrow B \end{array}$ | ; | 1 | ; | 1 | 1 | | ADD | ADDA<br>ADDB<br>ADDD | 88<br>CB<br>C3 | 2 2 4 | 2<br>2<br>3 | 9B<br>DB<br>D3 | 4 4 6 | 2 2 2 | AB<br>EB<br>E3 | 4+<br>4+<br>6+ | 2+<br>2+<br>2+ | BB<br>FB<br>F3 | 5<br>5<br>7 | 333 | | | | A + M → A<br>B + M → B<br>D + M:M + 1 → D | : | : | 1 1 | 1 1 | 1 | | AND | ANDA<br>ANDB<br>ANDCC | 84<br>C4<br>1C | 2 2 3 | 2<br>2<br>2 | 94<br>D4 | 4 | 2 2 | | | 2+<br>2+ | B4<br>F4 | 5 | 3 | | | | A A M → A<br>B A M → B<br>CC A IMM → CC | : | 1 | 1 | 0 | 7 | | ASL | ASLA<br>ASLB<br>ASL | | | | 08 | 6 | 2 | 68 | 6+ | 2+ | 78 | 7 | 3 | 48<br>58 | 2 | 1 | A B C D7 D0 | 8<br>8<br>8 | | ; | 1 | : | | ASR | ASRA<br>ASRB<br>ASR | | | | 07 | 6 | 2 | 67 | 6+ | 2+ | 77 | 7 | 3 | 47<br>57 | 2 | 1 | A B b b c c | 8<br>8<br>8 | : | 1 | : | 1111 | | BIT | BITA<br>BITB | 85<br>C5 | 2 2 | 2 | 95<br>D5 | 4 | 2 | A5<br>E5 | 4 +<br>4 + | 2+<br>2+ | B5<br>F5 | 5<br>5 | 3 | | | | Bit Test A (M A A)<br>Bit Test B (M A B) | : | ; | ; | 0 | : | | CLR | CLRA<br>CLRB<br>CLR | | | | 0F | 6 | 2 | 6F | 6+ | 2+ | 7F | 7 | 3 | 4F<br>5F | 2 | 1 | 0 → A<br>0 → B<br>0 → M | : | 0 0 | 1 1 1 | 000 | 0 | | CMP | CMPA<br>CMPB<br>CMPD | 81<br>C1<br>10<br>83 | ,2<br>2<br>5 | 2 2 4 | 91<br>D1<br>10<br>93 | 4<br>4<br>7 | 2<br>2<br>3 | A1<br>E1<br>10<br>A3 | 4+ | 2+<br>2+<br>3+ | B1<br>F1<br>10<br>B3 | 5<br>5<br>8 | 3<br>3<br>4 | | | | Compare M from A<br>Compare M from B<br>Compare M:M + 1 from D | 8 8 | ‡<br>‡ | ‡<br>‡ | 1 1 | 1 | | | CMPS | 11<br>8C | 5 | 4 | 11<br>9C | 7 | 3 | | 7+ | 3+ | 11<br>BC | 8 | 4 | | | | Compare M:M + 1 from S | • | ‡ | ŧ | 1 | ı | | | CMPU | 11<br>83 | 5 | 4 | 11<br>93 | 7 | 3 | 11<br>A3 | 7+ | 3+ | 11<br>B3 | 8 | 4 | | | | Compare M:M + 1 from U | • | ; | ‡ | 1 | 1 | | | CMPX | 8C<br>10<br>8C | 5 | 4 | 9C<br>10<br>9C | 6<br>7 | 3 | | | 2+<br>3+ | BC<br>10<br>BC | 7<br>8 | 3 | | | | Compare M:M + 1 from X<br>Compare M:M + 1 from Y | : | ; | † | ; | 1 | | СОМ | COMA<br>COMB<br>COM | | | | 03 | 6 | 2 | 63 | 6+ | 2+ | 73 | 7 | 3 | 43<br>53 | 2 2 | 1 | $\begin{array}{c} \overline{A} \rightarrow A \\ \overline{B} \rightarrow B \\ \overline{M} \rightarrow M \end{array}$ | : | 1 | : | 000 | | | CWAI | | зс | ≥20 | 2 | | | | | | | | | | | | | CC ∧ IMM → Wait for interrupt | | | | | 1 | | DAA | | | | | | | | | | | | | | 19 | 2 | 1 | Decimal adjust A | 1. | 1 | ; | 0 | 1 | | DEC | DECA<br>DECB<br>DEC | | | | 0A | 6 | 2 | 6A | 6+ | 2+ | 7A | 7 | 3 | 4A<br>5A | 2 2 | 1 | $\begin{array}{ccc} A & -1 & \rightarrow A \\ B & -1 & \rightarrow B \\ M & +1 & \rightarrow M \end{array}$ | : | 1 | 1 1 | : | | | EOR | EORA<br>EORB | 88<br>C8 | 2 2 | 2 2 | 98<br>D8 | 4 | 2 2 | АВ | 4+ | 2+ | B8<br>F8 | 5 | 3 | | | | A ∀M→ A<br>B ∀M→ B | : | | ; | 0 | 1 | | EXG | R1, R2 | 1E | 8 | 2 | | | <u> </u> | | | Ī | | | | | | | R1 → R2 <sup>1</sup> | + | • | • | • | t. | | INC | INCA<br>INCB<br>INC | | | | 00 | 6 | 2 | 6C | 6+ | 2+ | 7C | 7 | 3 | 4C<br>5C | 2 2 | 1 | A + 1 → A<br>B + 1 → B<br>M + 1 → M | | 1 | : | 1 1 | | | JMP | | | | | 0E | 3 | 2 | 6E | ╁ | 2+ | - | 4 | 3 | T | | T | EA <sup>3</sup> → PC | ١. | | · | ŀ | Ι, | | JSR | | | | T | 9D | 7 | 2 | AD | 7+ | 2+ | BD | 8 | 3 | | | T | Jump to subroutine | 1. | 1. | | | <del> </del> | | LD | LDA<br>LDB<br>LDD<br>LDS | 86<br>C6<br>C0 | 3 | 2<br>2<br>3<br>4 | 96<br>D6<br>DC | 6 | 2 2 2 3 | A6<br>E6<br>EC | 4+<br>5+ | 2+<br>2+<br>2+<br>3+ | FC | 5<br>5<br>6<br>7 | 3 3 4 | | | | M → A<br>M → B<br>M:M + 1 → D<br>M:M + 1 → S | | : | : | 0000 | ; | | | LDU<br>LDX<br>LDY | CE<br>CE<br>8E<br>10 | 3 3 4 | 3 3 4 | DE<br>DE<br>9E<br>10<br>9E | 5 5 6 | 2 2 3 | LFF | 5+<br>5+<br>6+ | 1 | FE<br>FE<br>BE<br>10<br>BE | 6<br>6<br>7 | 3 3 4 | | | | M:M + 1 → U<br>M:M + 1 → X<br>M:M + 1 → Y | | 1 | 1 | 0000 | | Figure 19: Programming AID. | | | | | | | | Ad | dres | sin | g Mc | des | | | | | | | | | | | | |-------------|---------------------------------------|----------------|-------------|-------------|----------------------------|------------------|-----|-------------------------|--------------------------|----------------------|----------------------------|------------------|-------------|----------------|----------|-----|--------------------------------------------------------------------------------------------------------------------|-------------|--------|-----------------------------------------|-------------|---| | Instruction | Forms | lm | mec | llate | 1 | Dire | ct | lr | ndex | ed | Đ | cten | ded | Jr | her | ent | Description | 5 | 3 | 2 | 1 | þ | | | | Ор | - | # | Ор | ~ | # | Ор | ~ | # | Ор | ~ | # | Op | ~ | # | | н | N | z | v | 6 | | LEA | LEAS<br>LEAU<br>LEAX<br>LEAY | | | | | | | 32<br>33<br>30<br>31 | 4 +<br>4 +<br>4 +<br>4 + | 2+<br>2+<br>2+<br>2+ | | | | | | | EA <sup>3</sup> → S<br>EA <sup>3</sup> → U<br>EA <sup>3</sup> → X<br>EA <sup>3</sup> → Y | : | : | ::::::::::::::::::::::::::::::::::::::: | : | | | LSL | LSLA<br>LSLB<br>LSL | | | | 08 | 6 | 2 | 68 | 6+ | 2+ | 78 | 7 | 3 | 48<br>58 | 2 2 | 1 | A B M c b <sub>7</sub> b <sub>9</sub> 0 | : | : | ! | 1 | | | LSR | LSRA<br>LSRB<br>LSR | | | | 04 | 6 | 2 | 64 | 6+ | 2+ | 74 | 7 | 3 | 44<br>54 | 2 2 | 1 | A B M 0 | : | 0 0 0 | : | : | - | | MUL | | | | | | | | | | | | | | 3D | 11 | 1 | A × B → D (unsigned) | • | • | ; | • | ٤ | | NEG | NEGA<br>NEGB<br>NEG | | | | 00 | 6 | 2 | 60 | 6+ | 2+ | 70 | 7 | 3 | 40<br>50 | 2 2 | 1 | $\begin{array}{c} \bar{A} + 1 \rightarrow A \\ \bar{B} + 1 \rightarrow B \\ \bar{M} + 1 \rightarrow M \end{array}$ | 8<br>8<br>8 | :: | : | : | 1 | | NOP | | | | | | | | | | | | | | 12 | 2 | 1 | No operation | • | • | • | • | • | | OR | ORA<br>ORB<br>ORCC | 8A<br>CA<br>1A | 2 2 3 | 2<br>2<br>2 | 9A<br>DA | 4 4 | 2 2 | AA<br>EA | 4 +<br>4 + | 2+<br>2+ | BA<br>FA | 5 | 3 | | | | A V M → A<br>B V M → B<br>CC V IMM → CC | : | : | + | 0<br>0<br>7 | : | | PSH | PSHS<br>PSHU | 34<br>36 | 5+3<br>5+3 | 2 | | | | | | | | | | | | | Pull registers on S stack<br>Pull registers on U stack | : | : | • • | • | : | | PUL | PULS<br>PULU | 35<br>37 | 5+3<br>5+3 | 2 | | | | | | | | | | | | | Push registers from S stack<br>Push registers from S stack | : | • | • • | •• | : | | ROL | ROLA<br>ROLB<br>ROL | | | | 09 | 6 | 2 | 69 | 6+ | 2+ | 79 | 7 | 3 | 49<br>59 | 2 2 | 1 | A B M C by bo | : | | *** | **** | 1 | | ROR | RORA<br>RORB<br>ROR | | | | 06 | 6 | 2 | 66 | 6+ | 2+ | 76 | 7 | 3 | 46<br>56 | 2<br>2 | 1 | A B D D D D D D D D D D D D D D D D D D | • | | : | | 1 | | RTI | | | | | | | | | | | | | | 38 | 6/15 | 1 | Return from interrupt | Г | П | | | 7 | | RTS | | | | | | | | | | | | | | 39 | 5 | 1 | Return from subroutine | • | • | • | • | • | | SBC | SBCA<br>SBCB | 82<br>C2 | 2 2 | 2 2 | 92<br>D2 | 4 | 2 | A2<br>E2 | 4 +<br>4 + | 2+<br>2+ | B2<br>F2 | 5<br>5 | 3 | | | | $\begin{array}{cccccccccccccccccccccccccccccccccccc$ | 8 | *** | # | ‡<br>‡ | : | | SEX | | | | | | | | | | | | | | 1D | 2 | 1 | Sign extend B into A | • | ‡ | 1 | 0 | • | | ST | STA<br>STB<br>STD<br>STS | | | | 97<br>D7<br>DD<br>10<br>DF | 4<br>4<br>5<br>6 | 2 | A7<br>E7<br>ED 10<br>EF | 4+<br>5+ | 2+ | B7<br>F7<br>FD<br>10<br>FF | 5<br>5<br>6<br>7 | 3<br>3<br>4 | | | | $ \begin{array}{c} A \rightarrow M \\ B \rightarrow M \\ D \rightarrow M:M+1 \\ S \rightarrow M:M+1 \end{array} $ | ••• | * | ‡<br>‡<br>‡ | 0000 | | | | STU<br>STX<br>STY | | | | DF<br>9F<br>10<br>9F | 5<br>5<br>6 | 3 | EF<br>AF<br>10 | 5+ | 2+<br>2+<br>3+ | FBF 19 FF | 6<br>6<br>7 | 3<br>3<br>4 | | | | $\begin{array}{l} U \rightarrow M:M+1 \\ X \rightarrow M:M+1 \\ Y \rightarrow M:M+1 \end{array}$ | : | ‡<br>‡ | ‡<br>‡ | 0<br>0<br>0 | : | | SUB | SUBA<br>SUBB<br>SUBD | 80<br>CO<br>83 | 2<br>2<br>4 | 2 2 3 | 90<br>D0<br>93 | 4<br>4<br>6 | 2 1 | A0<br>E0<br>A3 | 4+ | 2+<br>2+<br>2+ | B0<br>F0<br>B3 | 5<br>5<br>7 | 3 3 3 | | | | A - M → A<br>B - M → B<br>D - M:M + 1 → D | 8 8 | ‡<br>‡ | 1 1 | : | 1 | | SWI | SWI <sup>4</sup><br>SWI2 <sup>4</sup> | | | | | | | | | | | | | 3F<br>10<br>3F | 19<br>20 | 1 2 | Software interrupt 1<br>Software interrupt 2 | : | • | : | : | : | | | SWI3 <sup>4</sup> | | | L. | | | | | | | | | | 11<br>3F | 20 | 1 | Software interrupt 3 | · | • | • | • | • | Figure 19: Programming AID (continued). | | | | | | | | Ad | dres | sing | Mo | des | | | | | | | | | | | | |------------------|---------------------|------|--------|---|----|---------|----|------|----------|----|-----|----------|---|----------|-------------|---|----------------------------|---|---|---|-----|----| | l <del> </del> | med | late | Direct | | | Indexed | | | Extended | | | Inherent | | | Description | 5 | 3 | 2 | 1 | 0 | | | | | | Ор | ~ | # | Ор | ~ | # | Op | - | # | Ор | ~ | # | Ор | ~ | # | | н | N | z | v | C | | SYNC | | | | | | | | | | | | | | 13 | ≥4 | 1 | Synchronize to interrupt | | • | • | • | | | TFR | R1, R2 | 1F | 6 | 2 | | | | | | | | | | | | | R1 → R2 <sup>2</sup> | | • | • | • | ١. | | тѕт | TSTA<br>TSTB<br>TST | | | | 0D | 6 | 2 | 6D | 6+ | 2+ | 7D | 7 | 3 | 4D<br>5D | 2 2 | 1 | Test A<br>Test B<br>Test M | : | 1 | : | 000 | | Note 1: This column gives a base cycle and byte count. To obtain total count, add the values obtained from the INDEDEX ADDRESSING MODE table, Table 2. Note 2: R1 and R2 may be any pair of 8 bit or any pair of 16 bit registers. The 8 bit registers are A B CC DB The 8 bit registers are: A, B, CC, DP The 16 bit registers are: X, Y, U, S, D, PC. Note 3: EA is the effective address. Note 4: The PSH and PUL instructions require 5 cycles plus 1 cycle for each byte pushed or pulled. Note 5:5(6) means: 5 cycles if branch not taken, 6 cycles if taken (Branch instructions). Note 6: SWI sets I and F bits. SWI2 and SWI3 do not affect I and F. Note 7: Conditions Codes set as a direct reseult of the instruction. Note 8: Vaue of half-carry flag is undefined. Note 9: Special Case — Carry set if b7 is SET. ## Legend: - OP Operation Code (Hexadecimal) - ~ Number of MPU Cycles - # Number of Program Bytes - + Arithmetic Plus Arithmetic Minus - Multiply **Branch Instructions** - M Complement of M - → Transfer Into - H Half-carry (from bit 3) N Negative (sign byte) - Z Zero result - V Overflow, 2's complement - C Carry from ALU - 1 Test and set if true, cleared otherwise - Not Affected - CC Condition Code Register - : Concatenation - V Logical or - Λ Logical and - ∀ Logical Exclusive or ## Figure 19: Programming AID (continued). | Instruction Forms | | Addressing<br>Modes | | | | | | | | | |-------------------|-------------|---------------------|-----------|--------|-----------------------------------------------------|---|---|---|---|---| | instruction | roms | R | elati | ve | Description | 5 | 3 | 2 | 1 | 0 | | | | Op | ~5 | # | | н | N | z | ٧ | С | | BCC | BCC<br>LBCC | 24<br>10<br>24 | 5(6) | 2 | Branch C = 0<br>Long branch<br>C = 0 | : | : | : | : | : | | BCS | BCS<br>LBCS | 25<br>10<br>25 | 3<br>5(6) | 2<br>4 | Branch C = 1 Long branch C = 1 | : | : | : | • | : | | BEQ | BEQ<br>LBEQ | 27<br>10<br>27 | 3<br>5(6) | 2<br>4 | Branch Z = 1<br>Long branch<br>Z = 0 | : | : | : | • | : | | BGE | BGE<br>LBGE | 2C<br>10<br>2C | 5(6) | 2<br>4 | Branch ≥ Zero<br>Long branch ≥ Zero | : | : | : | • | : | | BGT | BGT<br>LBGT | 2E<br>10<br>2E | 5(6) | 2<br>4 | Branch > Zero Long branch > Zero | : | : | : | : | : | | ВНІ | BHI<br>LBHI | 22<br>10<br>22 | 3<br>5(6) | 2 | Branch higher<br>Long branch higher | : | : | : | : | : | | BHS | BHS<br>LBHS | 24<br>10<br>24 | | 2<br>4 | Branch higher or Same<br>Long branch higher or Same | : | : | : | : | : | | BLE | BLE | 2F<br>10<br>2F | | 2 4 | Branch ≤ Zero<br>Long branch ≤ Zero | : | : | : | : | : | | BLO | BLO<br>LBLO | 25<br>10<br>25 | 3<br>5(6) | 2 | Branch lower<br>Long branch Lower | : | : | : | : | : | #### Branch Instructions (Continued) | Instruction | Forms | Addressing Modes | | | | | | | | | |-------------|-------------|-------------------|-----------|-------------|---------------------------------------------------|---|-----|-----|---|---| | instruction | Forms | Forms Description | | Description | 5 | 3 | 2 | 1 | 0 | | | | | Ор | ~5 | # | | н | N | z | v | С | | BLS | BLS<br>LBLS | 23<br>10<br>23 | | 2 4 | Branch lower or Same<br>Long branch lower or same | : | : | : | : | ŀ | | BLT | BLT<br>LBLT | 2D<br>10<br>2D | 3<br>5(6) | 2<br>4 | Branch < Zero<br>Long branch < Zero | : | : | : | : | | | ВМІ | BMI<br>LBMI | 2B<br>10<br>2B | 5(6) | 2 | Branch minus<br>Long branch < Minus | : | : | : | : | • | | BNE | BNE<br>LBNE | 26<br>10<br>26 | 3<br>5(6) | 2 4 | Branch $Z = 0$<br>Long branch $Z \neq 0$ | : | : | : | : | : | | BPL | BPL<br>LBPL | 2A<br>10<br>2A | 3<br>5(6) | 2 4 | Branch plus<br>Long branch plus | : | : | : | : | : | | BRA | BRA<br>LBRA | 20<br>16 | 35 | 2 | Branch always<br>Long branch always | : | • | : | : | : | | BRN | BRN<br>LBRN | 21<br>10<br>21 | 3 5 | 2 | Branch never<br>Long branch never | : | • • | : | : | • | | BSR | BSR<br>LBSR | 8D<br>17 | 7 9 | 2 | Branch to subroutine Long branch to subroutine | : | : | : | : | : | | BVC | BVC<br>LBVC | 28<br>10<br>28 | 3<br>5(6) | 2 | Branch $V = 0$<br>Long branch $V = 0$ | • | • • | : | : | • | | BVS | BVS<br>LBVS | 29<br>10<br>29 | 3<br>5(6) | 2 | Branch V = 1<br>Long branch V = 1 | : | • • | • • | • | • | #### Simple branches | | OP | ~ | # | |------|------|---|---| | BRA | 20 | 3 | 2 | | LBRA | 16 | 5 | 3 | | BRN | 21 | 3 | 2 | | LBRN | 1021 | 5 | 4 | | BSR | 8D | 7 | 2 | | LBSR | 17 | q | 3 | ### Signed conditional branches (Notes 1-4) Unsigned condtional branches (Notes 1-4) | Test | True | OP | False | OP | | |-------|------|----|-------|----|---| | r > m | BGT | 2E | BLE | 2F | _ | | r≽m | BGE | 2C | BLT | 2D | | | r = | BEQ | 27 | BNE | 26 | | | r≼m | BLE | 2F | BGT | 2E | | | r < m | BLT | 20 | BGF | 2C | | ### Simple conditional branches (Notes 1-4) | Test | True | OP | False | OP | Test | True | OP | False | OP | |-------|------|----|-------|----|-----------------|------|-----|-------|-----| | N = 1 | ВМІ | 2B | BPL | 2A | r > m | ВНІ | 22 | BLS | 23 | | Z = 1 | BEQ | 27 | BNE | 26 | r≽m | BHS | 24 | BLO | 25 | | V = 1 | BVS | 29 | BVC | 28 | r = m | BEQ | 27 | BNE | 26 | | C = 1 | BCS | 25 | BCC | 24 | $r \leqslant m$ | BLS | 23 | BHI | 22 | | | | | | | r < m | DI O | ne. | DUC | 0.4 | Note 1: All conditional branches have both short and long variations. Note 2: All short branches are two bytes and require three cycles. Note 3: All conditional long branches are formed by prefixing the short opcode with \$10 and using a 16-bit destination offset. Note 4: All conditional long branches require four bytes and six cycles if the branch is taken or five if the branch is not taken. #### 7 - PREPARATION FOR DELIVERY ### 7.1 - Packaging Microcircuit are prepared for delivery in accordance with MIL-M-38510 or CECC 90000. ### 7.2 - Certificate of compliance TMS offers a certificate of compliance with each shipment of parts, affirming the products are in compliance either with MIL-STD-883 or CECC 90000 and guarantying the parameters are tested at extreme temperatures for the entire temperature range. #### 8 - HANDLING MOS devices must be handled with certain precautions to avoid damage due to accumulation of static charge. Input proctection devices have been designed in the chip to minimize the effect of this static buildup. However, the following handling practices are recommended: - a) Device should be handled on benches with conductive and grounded surface. - b) Ground test equipement, tools and operator. - Do not handle devices by the leads. - d) Store devices in conductive foam or carriers. - e) Avoid use of plastic, rubber, or silk in MOS areas,» - f) Maintain relative humidity above 50%, if practical, ## 9 - PACKAGE MECHANICAL DATA ## 9.1 - DIL 40: Ceramic Cerdip package # 9.2 · DIL 40: Ceramic Side Brazed package # 9.3 - LCCC 44: Leadless Ceramic Chip Carrier ### 10 · TERMINAL CONNECTIONS ### 10.1 - DIL 40 pin assignment ## 10.2 · LCCC 44 pin assignment ## 11 - ORDERING INFORMATION ## 11.1 - Hi-REL product | Commercial TMS<br>Part-Number<br>(see Note) | Norms | Package | Temperature range<br>T <sub>C</sub> (°C) | Frequency<br>(MHz) | Drawing numbe | |---------------------------------------------|-----------------------|-----------------|------------------------------------------|--------------------|---------------| | EF6809JMG/B* | NFC 96883 - Class G | DIL Cerdip | -55 / +125 | 1 | Data-sheet | | EF6809CMG/B | NFC 96883 - Class G | DIL side brazed | -55 / +125 | 1 | Data-sheet | | EF6809EMG/B | NFC 96883 - Class G | LCCC | -55 / +125 | 1 | Data-sheet | | EF68A09JMG/B* | NFC 96883 - Class G | DIL Cerdip | -55 / +125 | 1.5 | Data-sheet | | EF68A09CMG/B | NFC 96883 - Class G | DIL side brazed | -55 / +125 | 1.5 | Data-sheet | | EF68A09EMG/B | NFC 96883 - Class G | LCCC | - 55 / + 125 | 1.5 | Data-sheet | | EF6809JMB/C* | MIL STD 883 - Class B | DIL Cerdip | -55 / +125 | 1 | Data-sheet | | EF6809CMB/C | MIL STD 883 - Class B | DIL side brazed | -55 / +125 | 1 | Data-sheet | | EF6809E1MB/T | TMS - Class B | LCCC | -55 / +125 | 1 | Data-sheet | | EF68A09JMB/C* | MIL STD 883 - Class B | DIL Cerdip | -55 / +125 | 1.5 | Data-sheet | | EF68A09CMB/C | MIL STD 883 - Class B | DIL side brazed | -55 / +125 | 1.5 | Data-sheet | | EF68A09E1MB/T | TMS - Class B | LCCC | -55 / +125 | 1.5 | Data-sheet | <sup>\*:</sup> Preferred package. Note: THOMSON COMPOSANTS MILITAIRES ET SPATIAUX. ## 11.2 · Standard product | Commercial TMS<br>Part-Number<br>(see Note) | Norms | Package | Temperature range<br>T <sub>C</sub> (°C) | Frequency<br>(MHz) | Drawing number | |---------------------------------------------|--------------|-----------------|------------------------------------------|--------------------|----------------| | EF6809CV | TMS standard | DIL side brazed | -40 / +85 | 1 | Data sheet | | EF6809JV* | TMS standard | Cerdip DIL | -40 / +85 | 1 | Data sheet | | EF68A09CV | TMS standard | DIL side brazed | - 40 / +85 | 1.5 | Data sheet | | EF68A09JV* | TMS standard | Cerdip DIL | -40 / +85 | 1.5 | Data sheet | | EF6809JM* | TMS standard | Cerdip DIL | -55 / +125 | 1 | Data sheet | | EF6809EM | TMS standard | rccc | -55 / +125 | 1 | Data sheet | | EF6809CM | TMS standard | Side brazed DIL | -55 / +125 | 1 | Data sheet | | EF68A09JM* | TMS standard | Cerdip DIL | -55 / +125 | 1.5 | Data sheet | | EF68A09EM | TMS standard | LCCC | -55 / +125 | 1.5 | Data sheet | | EF68A09CM | TMS standard | Side brazed DIL | -55 / +125 | 1.5 | Data sheet | | EF6809C | TMS standard | DIL side brazed | 0 / + 70 | 1 | Data sheet | | EF6809J* | TMS standard | Cerdip DIL | 0 / +70 | 1 | Data sheet | | EF68A09C | TMS standard | DIL side brazed | 0 / +70 | 1.5 | Data sheet | | EF68A09J* | TMS standard | Cerdip DIL | 0 / +70 | 1.5 | Data sheet | | EF68B09J* | TMS standard | Cerdip DIL | 0 / +70 | 2 | Data sheet | <sup>\*:</sup> J package is the preferred package. Note: THOMSON COMPOSANTS MILITAIRES ET SPATIAUX.