



SLLSE28D-OCTOBER 2010-REVISED MAY 2011

# Isolated Profibus RS-485 Transceiver with Integrated Transformer Driver

Check for Samples: ISO1176T

# **FEATURES**

- 3000V<sub>RMS</sub> / 4242V<sub>PK</sub> Isolation
- Meets or Exceeds the Requirements of EN 50170 and TIA/EIA RS-485
- Signaling Rates up to 40 Mbps
- Easy Isolated Power Design with Integrated **Transformer Driver**
- Typical Efficiency > 60% (I<sub>LOAD</sub> = 100 mA) see sluu471
- Differential Output exceeds 2.1V (54Ω Load)
- Low Bus Capacitance 10pF (MAX)
- 50kV/µs Typical Transient Immunity
- UL 1577, IEC 60747-5-2 (VDE 0884, Rev. 2)

**Approvals Pending** 

Fail-safe Receiver for Bus Open, Short, or Idle

# APPLICATIONS

- **Profibus**<sup>®</sup>
- **Factory Automation**
- **Networked Sensors**
- **Motor/motion Control**
- **HVAC and Building Automation Networks**
- **Networked Security Stations**

# DESCRIPTION

The ISO1176T is an isolated differential line transceiver with integrated oscillator outputs that provide the primary voltage for an isolation transformer. The device is ideal for long transmission lines because the ground loop is broken to allow the device to operate with a much larger common-mode voltage range. The symmetrical isolation barrier of each device is tested to provide 4242V<sub>PK</sub> of isolation per VDE for 60 seconds between the line transceiver and the logic-level interface.

The galvanically isolated differential bus transceiver is an integrated circuit designed for bi-directional data communication on multipoint bus-transmission lines. The transceiver combines a galvanically isolated differential line driver and differential input line receiver. The driver has an active-high enable with isolated enable-state output on the ISODE pin (pin 10) to facilitate direction control. The driver differential outputs and the receiver differential inputs connect internally to form a differential input/output (I/O) bus port that is designed to offer minimum loading to the bus whenever the driver is disabled or  $V_{CC2} = 0$ .

Any cabled I/O can be subjected to electrical noise transients from various sources. These noise transients can cause damage to the transceiver and/or near-by sensitive circuitry if they are of sufficient magnitude and duration. The ISO1176T can significantly reduce the risk of data corruption and damage to expensive control circuits.

The device is characterized for operation over the ambient temperature range of -40°C to 85°C.

| I                   | DW PACKAGE | E                   |                    |          |
|---------------------|------------|---------------------|--------------------|----------|
| D1 🛙                | 1 🕚 16     | II V <sub>CC2</sub> |                    |          |
| D2 🛙                | 2 15       | GND2                | 5 1                |          |
| GND1                | 3 14       | GND2                | $\frac{R}{6}$      |          |
| V <sub>CC1</sub> II | 4 13       | ШВ                  |                    |          |
| RE                  | 5 12       | ПА                  | □ <sup>®</sup>  >− |          |
| RE                  | 6 11       | GND2                |                    |          |
| DE                  | 7 10       | II ISODE            |                    |          |
| DŒ                  |            | 🛛 GND2              |                    | Call Gal |



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. Profibus is a registered trademark of Profibus International.

# ISO1176T

SLLSE28D-OCTOBER 2010-REVISED MAY 2011



www.ti.com



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

#### **DEVICE INFORMATION**



Figure 1. Typical Applications

#### **PIN DESCRIPTIONS**

| NAME             | PIN #         | FUNCTION                                                 |
|------------------|---------------|----------------------------------------------------------|
| D1               | 1             | Transformer Driver Terminal 1, Open Drain Output         |
| D2               | 2             | Transformer Driver Terminal 2, Open Drain Output         |
| GND1             | 3             | Logic-side Ground                                        |
| V <sub>CC1</sub> | 4             | Logic-side Power Supply                                  |
| R                | 5             | Receiver Output                                          |
| RE               | 6             | Receiver Enable Input. This pin has complementary logic. |
| DE               | 7             | Driver Enable Input                                      |
| D                | 8             | Driver Input                                             |
| GND2             | 9, 11, 14, 15 | Bus-side Ground. All pins are internally connected.      |
| ISODE            | 10            | Bus-side Driver Enable Output Status                     |
| А                | 12            | Non-inverting Driver Output / Receiver Input             |
| В                | 13            | Inverting Driver Output / Receiver Input                 |
| VCC2             | 16            | Bus-side Power Supply                                    |

### ABSOLUTE MAXIMUM RATINGS<sup>(1)</sup>

|                                        |                            |                                 |                                             |                  | VALUE      | UNIT |  |
|----------------------------------------|----------------------------|---------------------------------|---------------------------------------------|------------------|------------|------|--|
| V <sub>CC1</sub> ,<br>V <sub>CC2</sub> | Input supply vo            | bltage <sup>(2)</sup>           |                                             |                  | -0.5 to 7  | V    |  |
| V                                      | Voltage at any             | bus I/O terminal                |                                             |                  | –9 to 14   | V    |  |
| Vo                                     | Voltage at D1,             | D2                              |                                             |                  | 14         | V    |  |
| VI                                     | Voltage input a            | at D, DE or RE terminal         |                                             |                  | –0.5 to 7  | V    |  |
| lo                                     | Receiver output            | ut current                      |                                             | ±10              | mA         |      |  |
| $I_{D1,}$ $I_{D2}$                     | Transformer D              | ansformer Driver Output Current |                                             |                  |            |      |  |
|                                        |                            | Human Body Model                | JEDEC Standard 22, Test Method<br>A114-C.01 | Bus pins to GND1 | ±6         |      |  |
|                                        |                            |                                 |                                             | Bus pins to GND2 | ±10        | kV   |  |
| ESD                                    | Electrostatic<br>Discharge |                                 |                                             | all pins         | ±4         |      |  |
|                                        | Dioonargo                  | Charged Device Model            | JEDEC Standard 22, Test Method C101         |                  | ±1.5       | kV   |  |
|                                        |                            | Machine Model                   | ANSI/ESDS5.2-1996                           | all pins         |            | V    |  |
| TJ                                     | Maximum junc               | Maximum junction temperature    |                                             |                  | 170        | °C   |  |
| T <sub>STG</sub>                       | Storage tempe              | rature                          |                                             |                  | -65 to 150 | °C   |  |

(1) Stresses beyond those listed under absolute maximum ratings may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions beyond those indicated under recommended operating conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

(2) All voltage values except differential I/O bus voltages are with respect to the referenced network ground terminal and are peak voltage values.

### **RECOMMENDED OPERATING CONDITIONS**

over operating free-air temperature range (unless otherwise noted)

|                     |                                             |                     | MIN                  | NOM | MAX                  | UNIT |
|---------------------|---------------------------------------------|---------------------|----------------------|-----|----------------------|------|
| V <sub>CC</sub>     | Logic side supply voltage, $V_{CC1}$ (with  | respect to GND1)    | 3                    |     | 5.5                  | V    |
|                     | Bus side supply voltage, $V_{CC2}$ (with re | espect to GND2)     | 4.75                 |     | 5.25                 |      |
| V <sub>CM</sub>     | Voltage at either bus I/O terminal          | А, В                | -7                   |     | 12                   | V    |
| V                   |                                             | RE                  | 2                    |     | V <sub>CC1</sub>     | V    |
| V <sub>IH</sub>     | High-level input voltage                    | D, DE               | 0.7 V <sub>CC1</sub> |     |                      |      |
| V <sub>IL</sub>     |                                             | RE                  | 0                    |     | 0.8                  | V    |
|                     | Low-level input voltage                     | D, DE               |                      |     | 0.3 V <sub>CC1</sub> |      |
| V <sub>ID</sub>     | Differential input voltage                  | A with respect to B | -12                  |     | 12                   | V    |
| 1                   | Output Current                              | RS-485 driver       | -70                  |     | 70                   | mA   |
| I <sub>O</sub>      | Output Current                              | Receiver            | -8                   |     | 8                    |      |
| T <sub>A</sub>      | Ambient temperature                         |                     | -40                  |     | 85                   | °C   |
| TJ                  | Operating junction temperature              |                     |                      |     | 150                  | °C   |
| 1 / t <sub>UI</sub> | Signaling Rate                              |                     |                      |     | 40                   | Mbps |

SLLSE28D-OCTOBER 2010-REVISED MAY 2011

www.ti.com

### SUPPLY CURRENT

over operating free-air temperature range (unless otherwise noted)

| PARAMETER                       |                                   | TEST CONDITIONS                                                                                   | MIN | ТҮР  | MAX | UNIT |
|---------------------------------|-----------------------------------|---------------------------------------------------------------------------------------------------|-----|------|-----|------|
| I <sub>CC1</sub> <sup>(1)</sup> | Logic-side quiescent supply       | $V_{CC1}$ = 3.3 V ± 10%, DE, $\overline{RE}$ = 0V or $V_{CC1},$ No load                           |     | 4.5  | 8   | mA   |
|                                 | current                           | $V_{CC1} = 5 \text{ V} \pm 10\%$ , DE, $\overline{RE} = 0 \text{V} \text{ or } V_{CC1}$ , No load |     | 7    | 11  | mA   |
| I <sub>CC2</sub> <sup>(1)</sup> | Bus-side quiescent supply current | $V_{CC2} = 5 \text{ V} \pm 5\%$ , DE, $\overline{RE} = 0 \text{V}$ or $V_{CC1}$ , No load         |     | 13.5 | 18  | mA   |

I<sub>CC1</sub> and I<sub>CC2</sub> are measured when device is connected to external power supplies. D1 and D2 are disconnected from external transformer.

# **ISODE-PIN ELECTRICAL CHARACTERISTICS**

over operating free-air temperature range (unless otherwise noted)

| PARAMETER       |                            | TEST CONDITIONS     | MIN                    | TYP | MAX | UNIT |
|-----------------|----------------------------|---------------------|------------------------|-----|-----|------|
| V <sub>OH</sub> | Lligh lovel output veltage | $I_{OH} = -8mA$     | V <sub>CC2</sub> – 0.8 | 4.6 |     | N/   |
|                 | High-level output voltage  | $I_{OH} = -20\mu A$ | V <sub>CC2</sub> – 0.1 | 5   |     | v    |
| V               |                            | $I_{OL} = 8mA$      |                        | 0.2 | 0.4 | N/   |
| V <sub>OL</sub> | Low-level output voltage   | $I_{OL} = 20\mu A$  |                        | 0   | 0.1 | v    |

# **RS-485 DRIVER ELECTRICAL CHARACTERISTICS**

over recommended operating conditions (unless otherwise noted)

|                       | PARAMETER                                                               | TE                                           | ST CONDITIONS                        | MIN                          | TYP        | MAX              | UNIT                |  |
|-----------------------|-------------------------------------------------------------------------|----------------------------------------------|--------------------------------------|------------------------------|------------|------------------|---------------------|--|
| V <sub>OD</sub>       | Open-circuit differential output voltage                                | V <sub>A</sub> – V <sub>B</sub>  , See       | e Figure 2                           | 1.5                          |            | V <sub>CC2</sub> | V                   |  |
|                       |                                                                         | See Figure 3                                 | and Figure 7                         | 2.1                          |            |                  |                     |  |
| V <sub>OD(SS)</sub>   | Steady-state differential output voltage magnitude                      |                                              | Common-mode loading<br>n –7V to +12V | 2.1                          |            |                  | V                   |  |
| $ \Delta V_{OD(SS)} $ | Change in steady-state differential output voltage between logic states | See Figure 5 and Figure 6, $R_L = 54\Omega$  |                                      | -0.2                         |            | 0.2              | V                   |  |
| V <sub>OC(SS)</sub>   | Steady-state common-mode output voltage                                 |                                              |                                      | 2                            |            | 3                |                     |  |
| $\Delta V_{OC(SS)}$   | Change in steady-state common-mode output voltage                       | See Figure 5 and Figure 65, $R_L = 54\Omega$ |                                      | -0.2                         |            | 0.2              | V                   |  |
| V <sub>OC(pp)</sub>   | Peak-to-peak common-mode output voltage                                 |                                              |                                      | 0.5                          |            |                  |                     |  |
| V <sub>OD(ring)</sub> | Differential output voltage over and under shoot                        | See Figure 7                                 | and Figure 10                        |                              |            | 10%              | V <sub>OD(pp)</sub> |  |
| I <sub>I</sub>        | Input current                                                           | D, DE at 0V o                                | r V <sub>CC1</sub>                   | -10                          |            | 10               | μA                  |  |
| I <sub>O(OFF)</sub>   | Power-off output current                                                | $V_{CC2} = 0 V$                              |                                      | Coo rocciu                   | or input o | urrent           |                     |  |
| I <sub>OZ</sub>       | High-impedance output current                                           | DE at 0V                                     |                                      | See receiv                   | er input t | unent            |                     |  |
| I <sub>OS(P)</sub>    | Peak short-circuit output current                                       | See                                          | $V_{OS} = -7V$ to 12V                | -250                         |            | 250              |                     |  |
| 1                     | Chandly state short size it a day to surrout                            | Figure 9, DE                                 | V <sub>OS</sub> = 12V, D at GND1     |                              |            | 135              | mA                  |  |
| I <sub>OS(SS)</sub>   | Steady-state short-circuit output current                               | at $V_{CC1}$ $V_{OS} = -7V$ , D at $V_{CC1}$ |                                      | -135                         |            |                  | L                   |  |
| C <sub>OD</sub>       | Differential output capacitance                                         |                                              | ·                                    | See receiver C <sub>IN</sub> |            | IN               |                     |  |
| CMTI                  | Common-mode transient immunity                                          | See Figure 20                                |                                      | 25                           |            |                  | kV/µs               |  |



# **RS-485 DRIVER SWITCHING CHARACTERISTICS**

over operating free-air temperature range (unless otherwise noted)

| PARAMETER                                                                           |                                                             |                                                    | TEST CONDITIONS                     | MIN | TYP  | MAX | UNIT |
|-------------------------------------------------------------------------------------|-------------------------------------------------------------|----------------------------------------------------|-------------------------------------|-----|------|-----|------|
| t <sub>PLH</sub> , t <sub>PHL</sub>                                                 | Prop delay time                                             | $V_{\rm CC1} = 5V \pm 10\%$ ,                      |                                     |     | 23   | 35  | 2    |
| t <sub>sk(p)</sub>                                                                  | Pulse skew ( t <sub>PHL</sub> – t <sub>PLH</sub>  )         | $V_{CC2} = 5V \pm 5\%$                             |                                     |     | 2    | 5   | ns   |
| t <sub>PLH</sub> , t <sub>PHL</sub>                                                 | Prop delay time                                             | $V_{CC1} = 3.3V \pm 10\%$ ,                        |                                     |     | 25   | 40  | 2    |
| t <sub>sk(p)</sub>                                                                  | Pulse skew ( t <sub>PHL</sub> – t <sub>PLH</sub>  )         | $V_{CC2} = 5V \pm 5\%$ See Figure 10               |                                     |     | 2    | 5   | ns   |
| t <sub>r</sub>                                                                      | Differential output signal rise                             | e time                                             |                                     | 2   | 3    | 7.5 | 2    |
| t <sub>f</sub>                                                                      | Differential output signal fall                             | time                                               |                                     | 2   | 3    | 7.5 | ns   |
| t <sub>pDE</sub>                                                                    | DE to ISODE prop delay S                                    |                                                    | See Figure 14                       |     |      | 30  | ns   |
| $t_{t(MLH)}$ , $t_{t(MHL)}$                                                         | Output transition skew                                      | Output transition skew S                           |                                     |     |      | 1   | ns   |
| $t_{p(AZH)}, t_{p(BZH)}, t_{p(AZL)}, t_{p(BZL)}$                                    | Propagation delay, high-imp                                 | edance-to-active output                            | See Figure 12 and Figure 13,        |     |      | 80  | 2    |
| $\begin{array}{l}t_{p(AHZ)},\ t_{p(BHZ)},\\t_{p(ALZ)},\ t_{p(BLZ)}\end{array}$      | Propagation delay, active-to-                               | Propagation delay, active-to-high-impedance output |                                     |     |      | 80  | ns   |
| $\begin{array}{ } t_{p(AZL)} - t_{p(BZH)} \\   t_{p(AZH)} - t_{p(BZL)} \end{array}$ | Enable skew time                                            |                                                    |                                     |     | 0.55 | 1.5 | ns   |
| t <sub>(CFB)</sub>                                                                  | Time from application of short-circuit to current fold back |                                                    | See Figure 9                        |     | 0.5  |     | μs   |
| t <sub>(TSD)</sub>                                                                  | Time from application of sho                                | rt-circuit to thermal shutdown                     | See Figure 9, T <sub>A</sub> = 25°C | 100 |      |     | μs   |

### **RECEIVER ELECTRICAL CHARACTERISTICS**

over recommended operating conditions (unless otherwise noted)

| PARAI                                        | METER                                                              |                                                         | TEST CONDITIONS                                                                                 | ;                                    | MIN             | TYP  | MAX | UNIT |
|----------------------------------------------|--------------------------------------------------------------------|---------------------------------------------------------|-------------------------------------------------------------------------------------------------|--------------------------------------|-----------------|------|-----|------|
| V <sub>IT(+)</sub>                           | Positive-going input thresho                                       | ld voltage                                              | See Figure 16                                                                                   | $I_{O} = -8mA$                       |                 | -80  | -10 |      |
| V <sub>IT(-)</sub>                           | Negative-going input thresh                                        | old voltage                                             | Itage $I_O = 8mA$                                                                               |                                      | -200            | -120 |     | mV   |
| V <sub>hys</sub>                             | Hysteresis voltage (V <sub>IT+</sub> – V                           | IT_)                                                    |                                                                                                 |                                      |                 | 25   |     |      |
| V                                            | High-level output voltage                                          |                                                         | V <sub>ID</sub> = 200 mV, See                                                                   | I <sub>OH</sub> = -8mA               | $V_{CC1} - 0.4$ | 3    |     | V    |
| V <sub>OH</sub>                              | High-level output voltage                                          | $V_{CC1} = 3.3V \pm 10\%$ and $V_{CC1} = 3.3V \pm 10\%$ | Figure 16                                                                                       | $I_{OH} = -20\mu A$                  | $V_{CC1} - 0.1$ | 3.3  |     | v    |
| V                                            | Low-level output voltage                                           | 10% and V <sub>CC2</sub> = 5V ± 5%                      | V <sub>ID</sub> = -200 mV, See                                                                  | $I_{OL} = 8mA$                       |                 | 0.2  | 0.4 | V    |
| V <sub>OL</sub>                              | Low-level output voltage                                           |                                                         | Figure 16                                                                                       | $I_{OL} = 20 \mu A$                  |                 | 0    | 0.1 | v    |
| V                                            | High-level output voltage                                          |                                                         | V <sub>ID</sub> = 200 mV, See                                                                   | $I_{OH} = -8mA$                      | $V_{CC1} - 0.8$ | 4.6  |     | V    |
| V <sub>OH</sub>                              | High-level output voltage                                          | $V_{CC1} = 5V \pm$                                      | Figure 16                                                                                       | $I_{OH} = -20\mu A$                  | $V_{CC1} - 0.1$ | 5    |     | v    |
| V <sub>OL</sub>                              | ow-level output voltage $10\%$ and V <sub>CC2</sub> = $5V \pm 5\%$ | V <sub>ID</sub> = -200 mV,<br>See Figure 16             | I <sub>OL</sub> = 8mA                                                                           |                                      | 0.2             | 0.4  | V   |      |
| 01                                           | , ,                                                                |                                                         |                                                                                                 | I <sub>OL</sub> = 20μA               |                 | 0    | 0.1 |      |
| I <sub>A</sub> , I <sub>B</sub>              | Bus pin input current                                              |                                                         | $V_1 = -7$ or 12V,<br>Other input = 0 V                                                         | V <sub>CC2</sub> = 4.75V<br>or 5.25V |                 |      | 200 | μA   |
| I <sub>A(off)</sub> ,<br>I <sub>B(off)</sub> | Bus pin input current                                              |                                                         |                                                                                                 | $V_{CC2} = 0V$                       | -100            |      | 200 | μΑ   |
| կ                                            | Receiver enable input curre                                        | nt                                                      | $\overline{RE} = 0 \text{ V}$                                                                   |                                      | -50             |      | 50  | μA   |
| l <sub>oz</sub>                              | High-impedance state output                                        | it current                                              | $\overline{\text{RE}} = V_{\text{CC1}}$                                                         |                                      | -1              |      | 1   | μA   |
| R <sub>ID</sub>                              | Differential input resistance                                      |                                                         | А, В                                                                                            |                                      | 60              |      |     | kΩ   |
| C <sub>ID</sub>                              | Differential input capacitance                                     |                                                         | Test input signal is a 1MHz sine<br>wave with 1Vpp amplitude. CD is<br>measured across A and B. |                                      |                 | 7    | 10  | pF   |
| CMR                                          | Common mode rejection                                              |                                                         | See Figure 19                                                                                   |                                      |                 | 4    |     | V    |

SLLSE28D-OCTOBER 2010-REVISED MAY 2011

Texas Instruments

www.ti.com

# **RECEIVER SWITCHING CHARACTERISTICS**

over recommended operating conditions (unless otherwise noted)

|                                     | PARAMETER                                              |                           | TEST CONDITIONS                        | MIN | TYP | MAX | UNIT |
|-------------------------------------|--------------------------------------------------------|---------------------------|----------------------------------------|-----|-----|-----|------|
| t <sub>PLH</sub> , t <sub>PHL</sub> | Propagation delay time                                 | $V_{CC1} = 5V \pm 10\%,$  | $V_{CC1} = 5V \pm 10\%$                |     | 50  | 65  |      |
| t <sub>sk(p)</sub>                  | Pulse skew ( t <sub>PHL</sub> – t <sub>PLH</sub>  )    | $V_{CC2} = 5V \pm 5\%$    | See Figure 16                          |     | 2   | 5   |      |
| t <sub>PLH</sub> , t <sub>PHL</sub> | Propagation delay time                                 | $V_{CC1} = 3.3V \pm 10\%$ | See Figure 16                          |     | 53  | 70  |      |
| t <sub>sk(p)</sub>                  | Pulse skew ( tpHL - tpLH )                             | $V_{CC2} = 5V \pm 5\%$    |                                        |     | 2   | 5   |      |
| t <sub>r</sub>                      | Output signal rise time                                |                           |                                        | 2   | 4   | ~~~ |      |
| t <sub>f</sub>                      | Output signal fall time                                |                           |                                        |     | 2   | 4   | ns   |
| t <sub>PZH</sub>                    | Propagation delay, high-impeda                         | ance-to-high-level output |                                        |     | 13  | 25  |      |
| t <sub>PHZ</sub>                    | Propagation delay, high-level-to-high-impedance output |                           | DE at V <sub>CC1</sub> , See Figure 17 |     | 13  | 25  |      |
| t <sub>PZL</sub>                    | Propagation delay, high-impedance-to-low-level output  |                           |                                        |     | 13  | 25  |      |
| t <sub>PLZ</sub>                    | Propagation delay, low-level-to-                       | high-impedance output     | DE at V <sub>CC1</sub> , See Figure 18 |     | 13  | 25  |      |

# TRANSFORMER DRIVER CHARACTERISTICS

over operating free-air temperature range (unless otherwise noted)

|                  | PARAMETER                      | TEST CONDITIONS                                                                               | MIN | TYP | MAX | UNIT |  |
|------------------|--------------------------------|-----------------------------------------------------------------------------------------------|-----|-----|-----|------|--|
| 4                |                                | $V_{CC1}$ = 5V ± 10%, D1 and D2 connected to Transformer                                      |     | 450 | 610 |      |  |
| fosc             | Oscillator frequency           | $V_{CC1}$ = 3.3V ± 10%, D1 and D2 connected to Transformer                                    | 300 | 400 | 550 | kHz  |  |
| R <sub>ON</sub>  | Switch on resistance           | D1 and D2 connected to $50\Omega$ pull-up resistors                                           |     | 1   | 2.5 | Ω    |  |
| t <sub>r_D</sub> | D4 D0 sutsut rise time         | $V_{CC1} = 5V \pm 10\%$ , See Figure 21, D1 and D2 connected to $50\Omega$ pull-up resistors  | 30  | 80  | 110 |      |  |
|                  | D1, D2 output rise time        | $V_{CC1}$ = 3.3V ± 10%, See Figure 21, D1 and D2 connected to 50 $\Omega$ pull-up resistors   | 30  | 70  | 110 | ns   |  |
|                  | D4 D0 sutsut fell time         | $V_{CC1} = 5V \pm 10\%$ , See Figure 21, D1 and D2 connected to $50\Omega$ pull-up resistors  | 20  | 55  | 70  |      |  |
| t <sub>f_D</sub> | D1, D2 output fall time        | $V_{CC1}$ = 3.3V ± 10%, See Figure 21, D1 and D2 connected to 50 $\Omega$ pull-up resistors   | 40  | 80  | 140 | ns   |  |
| f <sub>St</sub>  | Startup frequency              | V <sub>CC1</sub> = 1.9 V, D1 and D2 connected to Transformer                                  |     | 230 |     | kHz  |  |
|                  | Drack kofere racks first dalar | $V_{CC1} = 5V \pm 10\%$ , See Figure 21, D1 and D2 connected to 50 $\Omega$ pull-up resistors |     | 38  | 75  |      |  |
| t <sub>BBM</sub> | Break before make time delay   | $V_{CC1}$ = 3.3V ± 10%, See Figure 21, D1 and D2 connected to 50 $\Omega$ pull-up resistors   | 100 | 140 | 200 | ns   |  |



#### PARAMETER MEASUREMENT INFORMATION



### Figure 2. Open Circuit Voltage Test Circuit



#### Figure 4. Driver V<sub>OD</sub> with Common-mode Loading Test Circuit



Figure 3. V<sub>OD</sub> Test Circuit



Figure 5. Driver  $V_{\text{OD}}$  and  $V_{\text{OC}}$  Without Common-Mode Loading Test Circuit



Figure 6. Steady-State Output Voltage Test Circuit and Voltage Waveforms



Figure 7. V<sub>OD(RING)</sub> Waveform and Definitions

**ISTRUMENTS** 

ÈXAS

#### PARAMETER MEASUREMENT INFORMATION (continued)



Figure 8. Input Voltage Hysteresis Test Circuit







Figure 10. Driver Switching Test Circuit and Waveforms













### PARAMETER MEASUREMENT INFORMATION (continued)



Figure 13. Driver Enable/Disable Test, D at Logic High Test Circuit and Waveforms



Figure 14. DE to ISODE Prop Delay Test Circuit and Waveforms



Figure 15. Receiver DC Parameter Definitions



Figure 16. Receiver Switching Test Circuit and Waveforms







Figure 17. Receiver Enable Test Circuit and Waveforms, Data Output High



Figure 18. Receiver Enable Test Circuit and Waveforms, Data Output Low



Figure 19. Common-Mode Rejection Test Circuit











Figure 21. Transition Times and Break Before Make Time Delay for D1, D2 Outputs

|                  |                  | INPUT | ENABLE INPUT | ENABLE            | OUTPUTS |   |  |
|------------------|------------------|-------|--------------|-------------------|---------|---|--|
| V <sub>CC1</sub> | V <sub>CC2</sub> | (D)   | (DE)         | OUTPUT<br>(ISODE) | Α       | В |  |
| PU               | PU               | Н     | Н            | Н                 | Н       | L |  |
| PU               | PU               | L     | Н            | Н                 | L       | н |  |
| PU               | PU               | Х     | L            | L                 | Z       | Z |  |
| PU               | PU               | Х     | open         | L                 | Z       | Z |  |
| PU               | PU               | open  | Н            | Н                 | Н       | L |  |
| PD               | PU               | Х     | Х            | L                 | Z       | Z |  |
| PU               | PD               | Х     | Х            | L                 | Z       | Z |  |
| PD               | PD               | Х     | Х            | L                 | Z       | Z |  |

#### Table 1. DRIVER FUNCTION TABLE<sup>(1)</sup>

(1) PU = Powered Up, PD = Powered Down, H = High Level, L= Low Level, X = Don't Care, Z = High Impedance (off)

| V <sub>CC1</sub> | V <sub>CC2</sub> | $\begin{array}{c} \text{DIFFERENTIAL} \\ \text{INPUT} \\ \text{V}_{\text{ID}} = (\text{V}_{\text{A}} - \text{V}_{\text{B}}) \end{array}$ | ENABLE (RE) | OUTPUT ®) |
|------------------|------------------|------------------------------------------------------------------------------------------------------------------------------------------|-------------|-----------|
| PU               | PU               | $-0.01V \le V_{ID}$                                                                                                                      | L           | Н         |
| PU               | PU               | -0.2V < V <sub>ID</sub><br>< -0.01V                                                                                                      | L           | ?         |
| PU               | PU               | $V_{ID} \leq -0.2V$                                                                                                                      | L           | L         |
| PU               | PU               | Х                                                                                                                                        | Н           | Z         |
| PU               | PU               | Х                                                                                                                                        | open        | Z         |
| PU               | PU               | Open circuit                                                                                                                             | L           | Н         |
| PU               | PU               | Short Circuit                                                                                                                            | L           | Н         |
| PU               | PU               | Idle (terminated)<br>bus                                                                                                                 | L           | Н         |
| PD               | PU               | Х                                                                                                                                        | Х           | Z         |
| PU               | PD               | Х                                                                                                                                        | L           | Н         |
| PD               | PD               | Х                                                                                                                                        | Х           | Z         |

### Table 2. RECEIVER FUNCTION TABLE<sup>(1)</sup>

(1) PU = Powered Up, PD = Powered Down, H = High Level, L= Low Level, X = Don't Care, Z = High Impedance (off), ? = Indeterminate



### IEC INSULATION AND SAFETY RELATED SPECIFICATIONS FOR 16-DW PACKAGE

over recommended operating conditions (unless otherwise noted)

|                 | PARAMETER                                           | TEST CONDITIONS                                                                                                                                                                                    | MIN   | TYP               | MAX | UNIT |
|-----------------|-----------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|-------------------|-----|------|
| L(I01)          | Minimum air gap (Clearance) <sup>(1)</sup>          | Shortest terminal to terminal distance through air                                                                                                                                                 | 8.3   |                   |     | mm   |
| L(102)          | Minimum external tracking (Creepage) <sup>(1)</sup> | Shortest terminal to terminal distance across the package surface                                                                                                                                  | 8.1   |                   |     | mm   |
| СТІ             | Tracking resistance (Comparative Tracking Index)    | DIN IEC 60112 / VDE 0303 Part 1                                                                                                                                                                    | 400   |                   |     | V    |
|                 | Minimum Internal Gap (Internal Clearance)           | Distance through the insulation                                                                                                                                                                    | 0.008 |                   |     | mm   |
| R <sub>IO</sub> | Isolation resistance                                | Input to output, $V_{IO}$ = 500 V, all pins on each side of the barrier tied together creating a two-terminal device                                                                               |       | >10 <sup>12</sup> |     | Ω    |
| CIO             | Barrier capacitance Input to output                 | $V_{I} = V_{CC}/2 + 0.4 \sin (2\pi ft), f = 1MHz, V_{CC} = 5 V$                                                                                                                                    |       | 2                 |     | pF   |
| CI              | Input capacitance to ground                         | $V_{I} = 0.4 \sin (2\pi ft), f = 1MHz$                                                                                                                                                             |       | 2                 |     | pF   |
| P <sub>D</sub>  | Maximum device power dissipation                    | $\label{eq:V_CC1} \begin{array}{l} V_{CC1} = 5.5V,  V_{CC2} = 5.25V,  T_{J} = 150^\circC,  C_{L} = \\ 50pf,  R_{L} = 54\Omega \\ \\ Input \text{ a 20MHz 50\% duty cycle square wave} \end{array}$ |       |                   | 719 | mW   |

(1) Creepage and clearance requirements should be applied according to the specific equipment isolation standards of an application. Care should be taken to maintain the creepage and clearance distance of a board design to make sure that the mounting pads of the isolator on the printed circuit board do not reduce this distance.

Creepage and clearance on a printed circuit board become equal according to the measurement techniques shown in the Isolation Glossary. Techniques such as inserting grooves and/or ribs on a printed circuit board are used to help increase these specifications

#### IEC 60664-1 RATINGS TABLE

| PARAMETER                   | TEST CONDITIONS                           | SPECIFICATION |
|-----------------------------|-------------------------------------------|---------------|
| Basic isolation group       | Material group                            | II            |
|                             | Rated mains voltage ≤ 150V <sub>rms</sub> | I-IV          |
| Installation classification | Rated mains voltage ≤ 300V <sub>rms</sub> | 1-111         |
|                             | Rated mains voltage ≤ 400V <sub>rms</sub> | I-II          |

### IEC 60747-5-2 INSULATION CHARACTERISTICS<sup>(1)</sup>

over recommended operating conditions (unless otherwise noted)

|                   | PARAMETER                          | TEST CONDITIONS                                                                                                             | SPECIFICATION     | UNIT              |
|-------------------|------------------------------------|-----------------------------------------------------------------------------------------------------------------------------|-------------------|-------------------|
| VIORM             | Maximum working insulation voltage |                                                                                                                             | 566               | Vpeak             |
| V <sub>PR</sub>   | Input to output test voltage       | Method b1, $V_{PR} = V_{IORM} \times 1.875$ ,<br>100% Production test with t = 1s,<br>Partial discharge < 5pC               | 1062              | Vpeak             |
|                   |                                    | Method a, After environmental tests subgroup 1,<br>$V_{PR} = V_{IORM} \times 1.6$ , t = 10s, Partial discharge < 5pC        | 906               | -                 |
|                   |                                    | After Input/Output Safety Test Subgroup 2/3,<br>V <sub>PR</sub> = V <sub>IORM</sub> x 1.2, t = 10s, Partial discharge < 5pC | 680               |                   |
| V <sub>IOTM</sub> | Transient overvoltage              | t = 60s (qualification),<br>t = 1s (100% production)                                                                        | 4242              | Vpeak             |
| VIOSM             | Maximum surge voltage              | Tested per IEC 60065 (Qualification Test)                                                                                   | 4242              | V <sub>peak</sub> |
| $R_S$             | Insulation resistance              | $V_{IO} = 500V \text{ at } T_{S} = 150^{\circ}C$                                                                            | > 10 <sup>9</sup> | Ω                 |
|                   | Pollution degree                   |                                                                                                                             | 2                 |                   |

(1) Climatic Classification 40/125/21

#### **REGULATORY INFORMATION**

| VDE                                                                                                                                                                    | UL                                                                     |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------|
| Certified according to DIN EN 60747-5-2 (VDE 0884 Part 2)                                                                                                              | Recognized under 1577 Component Recognition Program                    |
| Basic Insulation<br>Maximum Transient Overvoltage, 4242 V <sub>PK</sub><br>Maximum Surge Voltage, 4242 V <sub>PK</sub><br>Maximum Working Voltage, 566 V <sub>PK</sub> | Single / Basic Isolation Voltage, 2500 V <sub>RMS</sub> <sup>(1)</sup> |
| File Number: Pending                                                                                                                                                   | File Number: Pending                                                   |

(1) Production tested  $\ge$  3000 V<sub>rms</sub> for 1 second in accordance with UL 1577.

#### IEC SAFETY LIMITING VALUES

Safety limiting intends to prevent potential damage to the isolation barrier upon failure of input or output circuitry. A failure of the IO can allow low resistance to ground or the supply and, without current limiting, dissipate sufficient power to overheat the die and damage the isolation barrier potentially leading to secondary system failures.

|                | PARAMETER                               | TEST CONDITIONS |                                                                                                       | MIN | TYP | MAX | UNIT |
|----------------|-----------------------------------------|-----------------|-------------------------------------------------------------------------------------------------------|-----|-----|-----|------|
| I <sub>S</sub> | Safety input, output, or supply current | DW-16           | $\theta_{JA} = 76^{\circ}$ C/W, V <sub>I</sub> = 5.5 V, T <sub>J</sub> = 170°C, T <sub>A</sub> = 25°C |     |     | 347 | mA   |
| $T_S$          | Maximum case temperature                | DW-16           |                                                                                                       |     |     | 150 | °C   |

The safety-limiting constraint is the absolute maximum junction temperature specified in the absolute maximum ratings table. The power dissipation and junction-to-air thermal impedance of the device installed in the application hardware determines the junction temperature. The assumed junction-to-air thermal resistance in the Thermal Characteristics table is that of a device installed on a High-K Test Board for Leaded Surface Mount Packages. The power is the recommended maximum input voltage times the current. The junction temperature is then the ambient temperature plus the power times the junction-to-air thermal resistance.

#### THERMAL INFORMATION

|                       | THERMAL METRIC <sup>(1)</sup>                | ISO1176T |       |
|-----------------------|----------------------------------------------|----------|-------|
|                       |                                              | DW-16    | UNITS |
| $\theta_{JA}$         | Junction-to-ambient thermal resistance       | 76       |       |
| θ <sub>JC(top)</sub>  | Junction-to-case(top) thermal resistance     | 37.9     |       |
| $\theta_{JB}$         | Junction-to-board thermal resistance         | 44.6     | °C111 |
| Ψյτ                   | Junction-to-top characterization parameter   | 12.1     | °C/W  |
| Ψјв                   | Junction-to-board characterization parameter | 37.9     |       |
| $\theta_{JC(bottom)}$ | Junction-to-case(bottom) thermal resistance  | n/a      |       |

(1) For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report, SPRA953.





Figure 22. DW-16  $\theta_{\text{JC}}$  THERMAL DERATING CURVE per IEC 60747-5-2



# EQUIVALENT CIRCUIT SCHEMATICS







SLLSE28D-OCTOBER 2010-REVISED MAY 2011

**ISO1176T** 



www.ti.com





#### ISO1176T SLLSE28D – OCTOBER 2010–REVISED MAY 2011





TEXAS INSTRUMENTS

www.ti.com

### **APPLICATION INFORMATION**

#### **REFERENCE DESIGN**

ISO1176T Reference Design (SLLU471) is available to provide complete isolated data and power solution.

#### TRANSIENT VOLTAGES

Isolation of a circuit insulates it from other circuits and earth so that noise develops across the insulation rather than circuit components. The most common noise threat to data-line circuits is voltage surges or electrical fast transients that occur after installation and the transient ratings of ISO1176T are sufficient for all but the most severe installations. However, some equipment manufacturers use their ESD generators to test transient susceptibility of their equipment and can exceed insulation ratings. ESD generators simulate static discharges that may occur during device or equipment handling with low-energy but high voltage transients.

Figure 31 models the ISO1176T bus IO connected to a noise generator.  $C_{IN}$  and  $R_{IN}$  is the device and any other stray or added capacitance or resistance across the A or B pin to GND2,  $C_{ISO}$  and  $R_{ISO}$  is the capacitance and resistance between GND1 and GND2 of ISO1176T plus those of any other insulation (transformer, etc.), and we assume stray inductance negligible. From this model, the voltage at the isolated bus return is

 $v_{GND2} = v_N \frac{z_{ISO}}{Z_{ISO} + Z_{IN}}$  and will always be less than 16 V from V<sub>N</sub>. If ISO1176T is tested as a stand-alone device,  $R_{IN} = 6 \times 10^4 \Omega$ ,  $C_{IN} = 16 \times 10^{-12}$  F,  $R_{ISO} = 10^9 \Omega$  and  $C_{ISO} = 10^{-12}$  F.

Note from Figure 31 that the resistor ratio determines the voltage ratio at low frequency and it is the inverse capacitance ratio at high frequency. In the stand-alone case and for low frequency,

$$\frac{v_{GND2}}{v_N} = \frac{R_{ISO}}{R_{ISO} + R_{IN}} = \frac{10^9}{10^9 + 6 \times 10^4}$$

or essentially all of noise appears across the barrier. At high frequency,

$$\frac{v_{GND2}}{v_N} = \frac{\frac{1}{C_{ISO}}}{\frac{1}{C_{ISO}} + \frac{1}{C_{IN}}} = \frac{1}{1 + \frac{C_{ISO}}{C_{IN}}} = \frac{1}{1 + \frac{1}{16}} = 0.94$$

and 94% of  $V_N$  appears across the barrier. As long as  $R_{ISO}$  is greater than  $R_{IN}$  and  $C_{ISO}$  is less than  $C_{IN}$ , most of transient noise appears across the isolation barrier, as it should.

We recommend the reader not test equipment transient susceptibility with ESD generators or consider product claims of ESD ratings above the barrier transient ratings of an isolated interface. ESD is best managed through recessing or covering connector pins in a conductive connector shell and installer training.



Figure 31. Noise Model



### **REVISION HISTORY**

| Cł | nanges from Revision initial (October 2010) to Revision A                                                                                                                                   | Page  |
|----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|
| •  | Updated transformer driver characteristics                                                                                                                                                  | 6     |
| •  | Added Thermal Table data                                                                                                                                                                    | 14    |
| Cł | nanges from Revision A (December 2010) to Revision B                                                                                                                                        | Page  |
| •  | Changed the Steady-state short-circuit output current - Test Conditions and values                                                                                                          | 4     |
| •  | Changed the Oscillator frequency values                                                                                                                                                     | 6     |
| •  | Changed the D1, D2 output rise time values                                                                                                                                                  | 6     |
| •  | Added a Typ value of 23ns to Prop delay time for $V_{CC1}$ = 5V in the RS-485 DRIVER SWITCHING CHARACTERISTIC table                                                                         | 5     |
| •  |                                                                                                                                                                                             | 5     |
| •  | Added a Typ value of 25ns to Prop delay time for $V_{CC1}$ = 3.3V in the RS-485 DRIVER SWITCHING CHARACTERISTIC table                                                                       |       |
| •  | Deleted R <sub>OFF</sub> from the TRANSFORMER DRIVER CHARACTERISTICS table                                                                                                                  | 6     |
| •  | Changed $\theta_{JA}$ = 212°C/W To: $\theta_{JA}$ = 76°C/W, Changed the I <sub>S</sub> Max value From: 128mA To: 347mA, and changed paragraph two in the IEC SAFETY LIMITING VALUES section | 14    |
| •  | Changed Figure 22                                                                                                                                                                           | 15    |
|    | concestrom Povision C (February 2011) to Povision D                                                                                                                                         | Barra |
|    | nanges from Revision C (February 2011) to Revision D                                                                                                                                        | Page  |

| • | Added Figure 1                                      | 2 |
|---|-----------------------------------------------------|---|
| • | Moved the Pin Description closer to the Pin drawing | 2 |



### PACKAGING INFORMATION

| Orderable Device | Status <sup>(1)</sup> | Package Type | e Package<br>Drawing | Pins | Package Qty | Eco Plan <sup>(2)</sup> | Lead/<br>Ball Finish | MSL Peak Temp <sup>(3)</sup> | Samples<br>(Requires Login) |
|------------------|-----------------------|--------------|----------------------|------|-------------|-------------------------|----------------------|------------------------------|-----------------------------|
| ISO1176TDW       | ACTIVE                | SOIC         | DW                   | 16   | 40          | TBD                     | Call TI              | Call TI                      |                             |
| ISO1176TDWR      | ACTIVE                | SOIC         | DW                   | 16   | 2000        | TBD                     | Call TI              | Call TI                      |                             |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

TBD: The Pb-Free/Green conversion plan has not been defined.

**Pb-Free (RoHS):** TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

Pb-Free (RoHS Exempt): This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

<sup>(3)</sup> MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

DW (R-PDSO-G16)

PLASTIC SMALL OUTLINE



NOTES: A. All linear dimensions are in inches (millimeters). Dimensioning and tolerancing per ASME Y14.5M-1994.

B. This drawing is subject to change without notice.

C. Body dimensions do not include mold flash or protrusion not to exceed 0.006 (0,15).

D. Falls within JEDEC MS-013 variation AA.



#### **IMPORTANT NOTICE**

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed.

TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third-party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

TI products are not authorized for use in safety-critical applications (such as life support) where a failure of the TI product would reasonably be expected to cause severe personal injury or death, unless officers of the parties have executed an agreement specifically governing such use. Buyers represent that they have all necessary expertise in the safety and regulatory ramifications of their applications, and acknowledge and agree that they are solely responsible for all legal, regulatory and safety-related requirements concerning their products and any use of TI products in such safety-critical applications, notwithstanding any applications-related information or support that may be provided by TI. Further, Buyers must fully indemnify TI and its representatives against any damages arising out of the use of TI products in such safety-critical applications.

TI products are neither designed nor intended for use in military/aerospace applications or environments unless the TI products are specifically designated by TI as military-grade or "enhanced plastic." Only products designated by TI as military-grade meet military specifications. Buyers acknowledge and agree that any such use of TI products which TI has not designated as military-grade is solely at the Buyer's risk, and that they are solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI products are neither designed nor intended for use in automotive applications or environments unless the specific TI products are designated by TI as compliant with ISO/TS 16949 requirements. Buyers acknowledge and agree that, if they use any non-designated products in automotive applications, TI will not be responsible for any failure to meet such requirements.

Following are URLs where you can obtain information on other Texas Instruments products and application solutions:

| Products               |                                 | Applications                  |                                   |
|------------------------|---------------------------------|-------------------------------|-----------------------------------|
| Audio                  | www.ti.com/audio                | Automotive and Transportation | www.ti.com/automotive             |
| Amplifiers             | amplifier.ti.com                | Communications and Telecom    | www.ti.com/communications         |
| Data Converters        | dataconverter.ti.com            | Computers and Peripherals     | www.ti.com/computers              |
| DLP® Products          | www.dlp.com                     | Consumer Electronics          | www.ti.com/consumer-apps          |
| DSP                    | dsp.ti.com                      | Energy and Lighting           | www.ti.com/energy                 |
| Clocks and Timers      | www.ti.com/clocks               | Industrial                    | www.ti.com/industrial             |
| Interface              | interface.ti.com                | Medical                       | www.ti.com/medical                |
| Logic                  | logic.ti.com                    | Security                      | www.ti.com/security               |
| Power Mgmt             | power.ti.com                    | Space, Avionics and Defense   | www.ti.com/space-avionics-defense |
| Microcontrollers       | microcontroller.ti.com          | Video and Imaging             | www.ti.com/video                  |
| RFID                   | www.ti-rfid.com                 |                               |                                   |
| OMAP Mobile Processors | www.ti.com/omap                 |                               |                                   |
| Wireless Connectivity  | www.ti.com/wirelessconnectivity |                               |                                   |
|                        | TI 505 0                        |                               |                                   |

**TI E2E Community Home Page** 

e2e.ti.com

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2012, Texas Instruments Incorporated