

October 1987 Revised January 1999

# MM74C908 Dual CMOS 30-Volt Relay Driver

### **General Description**

The MM74C908 is a general purpose dual high voltage driver capable of sourcing a minimum of 250 mA at  $V_{OUT} = V_{CC} - 3V$ , and  $T_J = 65\,^{\circ}C$ .

The MM74C908 consists of two CMOS NAND gates driving an emitter follower Darlington output to achieve high current drive and high voltage capabilities. In the "OFF" state the outputs can withstand a maximum of –30V across the device. These CMOS drivers are useful in interfacing

normal CMOS voltage levels to driving relays, regulators, lamps, etc.

### **Features**

■ Wide supply voltage range: 3V to 18V ■ High noise immunity: 0.45  $V_{CC}$  (typ.) ■ Low output "ON" resistance:  $8\Omega$  (typ.)

■ High voltage: -30V■ High current: 250 mA

### **Ordering Code:**

| Order Number | Package Number | Package Description                                                   |  |  |  |
|--------------|----------------|-----------------------------------------------------------------------|--|--|--|
| MM74C908N    | N08E           | 8-Lead Plastic Dual-In-Line Package (PDIP), JEDEC MS-001, 0.300" Wide |  |  |  |

### **Connection Diagram**

# Pin Assignments for DIP Vout 8 7 8 7 6 5 Vout A Top View

### **Absolute Maximum Ratings**(Note 1)

Voltage at any Input Pin -0.3V to  $V_{CC}$  +0.3V Voltage at any Output Pin 32V -40°C to +85°C Operating Temperature Range Operating  $V_{CC}$  Range 4V to 18V Absolute Maximum V<sub>CC</sub> 19V 500 mA I<sub>SOURCE</sub> Storage Temperature +150°C Range (T<sub>S</sub>) -65°C to +150°C **Note 1:** "Absolute Maximum Ratings" are those values beyond which the safety of the device cannot be guaranteed. Except for "Operating Temperature Range" they are not meant to imply that the devices should be operated at these limits. The Electrical Characteristics table provides conditions for actual device operation.

### **DC Electrical Characteristics**

Min/Max limits apply across temperature range, unless otherwise noted

| Symbol             | Parameter                 | Conditions                                                                  | Min                   | Тур                  | Max  | Units |
|--------------------|---------------------------|-----------------------------------------------------------------------------|-----------------------|----------------------|------|-------|
| CMOS TO            | CMOS                      | <u>'</u>                                                                    | <u> </u>              |                      |      | 1     |
| V <sub>IN(1)</sub> | Logical "1" Input Voltage | V <sub>CC</sub> = 5V                                                        | 3.5                   |                      |      | V     |
|                    |                           | V <sub>CC</sub> = 10V                                                       | 8.0                   |                      |      | V     |
| V <sub>IN(0)</sub> | Logical "0" Input Voltage | V <sub>CC</sub> = 5V                                                        |                       |                      | 1.5  | V     |
|                    |                           | V <sub>CC</sub> = 10V                                                       |                       |                      | 2.0  | V     |
| I <sub>IN(1)</sub> | Logical "1" Input Current | V <sub>CC</sub> = 15V, V <sub>IN</sub> = 15V                                |                       | 0.005                | 1.0  | μΑ    |
| I <sub>IN(0)</sub> | Logical "0" Input Current | V <sub>CC</sub> = 15V, V <sub>IN</sub> = 0V                                 | -1.0                  | -0.005               |      | μΑ    |
| I <sub>CC</sub>    | Supply Current            | V <sub>CC</sub> = 15V, Outputs Open Circuit                                 |                       | 0.05                 | 15   | μΑ    |
|                    | Output "OFF" Voltage      | $V_{IN} = V_{CC}, I_{OUT} = -200 \mu A$                                     |                       | -30                  |      | V     |
| CMOS/LPT           | TL INTERFACE              | •                                                                           |                       |                      | U    |       |
| V <sub>IN(1)</sub> | Logical "1" Input Voltage | V <sub>CC</sub> = 4.75V                                                     | V <sub>CC</sub> – 1.5 |                      |      | V     |
| V <sub>IN(0)</sub> | Logical "0" Input Voltage | V <sub>CC</sub> = 4.75V                                                     |                       |                      | 0.8  | V     |
| OUTPUT D           | PRIVE                     | •                                                                           |                       |                      | U    |       |
| V <sub>OUT</sub>   | Output Voltage            | $I_{OUT} = -300 \text{ mA}, V_{CC} \ge 5V, T_J = 25^{\circ}C$               | V <sub>CC</sub> -2.7  | V <sub>CC</sub> -1.8 |      | V     |
|                    |                           | $I_{OUT} = -250 \text{ mA}, V_{CC} \ge 5\text{V}, T_J = 65^{\circ}\text{C}$ | V <sub>CC</sub> -3.0  | V <sub>CC</sub> -1.9 |      | V     |
|                    |                           | $I_{OUT} = -175 \text{ mA}, V_{CC} \ge 5V, T_J = 150^{\circ}\text{C}$       | V <sub>CC</sub> -3.15 | V <sub>CC</sub> -2.0 |      | V     |
| R <sub>ON</sub>    | Output Resistance         | $I_{OUT} = -300 \text{ mA}, V_{CC} \ge 5\text{V}, T_J = 25^{\circ}\text{C}$ |                       | 6.0                  | 9.0  | Ω     |
|                    |                           | $I_{OUT} = -250 \text{ mA}, V_{CC} \ge 5\text{V}, T_J = 65^{\circ}\text{C}$ |                       | 7.5                  | 12   | Ω     |
|                    |                           | $I_{OUT} = -175 \text{ mA}, V_{CC} \ge 5V, T_J = 150^{\circ}\text{C}$       |                       | 10                   | 18   | Ω     |
|                    | Output Resistance         |                                                                             |                       | 0.55                 | 0.80 | %/°C  |
|                    | Coefficient               |                                                                             |                       |                      |      |       |
| $\theta_{JA}$      | Thermal Resistance        | (Note 2)                                                                    |                       | 100                  | 110  | °C/W  |
|                    | MM74C908                  | (Note 2)                                                                    |                       | 45                   | 55   | °C/W  |

Note 2:  $\theta_{JA}$  measured in free air with device soldered into printed circuit board.

### **AC Electrical Characteristics** (Note 3)

| Symbol           | Parameter         | Conditions                                      | Min | Тур | Max | Units |
|------------------|-------------------|-------------------------------------------------|-----|-----|-----|-------|
| t <sub>pd1</sub> | Propagation Delay | $V_{CC} = 5V$ , $R_L = 50\Omega$ ,              |     | 150 | 300 | ns    |
|                  | to a Logical "1"  | C <sub>L</sub> = 50 pF, T <sub>A</sub> = 25°C   |     |     |     |       |
|                  |                   | $V_{CC} = 10V$ , $R_L = 50\Omega$ ,             |     | 65  | 120 | ns    |
|                  |                   | C <sub>L</sub> = 50 pF, T <sub>A</sub> = 25°C   |     |     |     |       |
| t <sub>pd0</sub> | Propagation Delay | $V_{CC} = 5V$ , $R_L = 50\Omega$ ,              |     | 2.0 | 10  | μs    |
|                  | to a Logic "0"    | $C_L = 50 \text{ pF}, T_A = 25^{\circ}\text{C}$ |     |     |     |       |
|                  |                   | $V_{CC} = 10V$ , $R_L = 50\Omega$ ,             |     | 4.0 | 20  | μs    |
|                  |                   | $C_L = 50 \text{ pF, } T_A = 25^{\circ}C$       |     |     |     |       |
| C <sub>IN</sub>  | Input Capacitance | (Note 4)                                        |     | 5.0 |     | pF    |

Note 3: AC Parameters are guaranteed by DC correlated testing.

Note 4: Capacitance is guaranteed by periodic testing.

## **Typical Performance Characteristics**

### **Maximum Power Dissipation** vs Ambient Temperature



# Typical V<sub>OUT</sub>

Typical I<sub>OUT</sub> vs

TYPICAL  $V_{OUT}$  (V)











### **AC Test Circuit**

### **Switching Time Waveforms**





### **Power Considerations**

### Calculating Output "ON" Resistance ( $R_1 > 18\Omega$ )

The output "ON" resistance,  $R_{\mbox{ON}}$ , is a function of the junction temperature, T<sub>J</sub>, and is given by:

$$R_{ON} = 9 (T_J - 25) (0.008) + 9:$$
 (1) and  $T_J$  is given by:

$$T_{J} = T_{A} + P_{DAV} \theta_{JA},: \quad (2)$$

where  $T_{A}=\mbox{ambient temperature},\;\theta_{JA}=\mbox{thermal resistance},$ and PDAV is the average power dissipated within the device.  $\mathbf{P}_{\mathrm{DAV}}$  consists of normal CMOS power terms (due to leakage currents, internal capacitance, switching, etc.) which are insignificant when compared to the power dissipated in the outputs. Thus, the output power term defines the allowable limits of operation and includes both outputs, A and B. P<sub>D</sub> is given by:

$$P_D = I_{OA}^2 R_{ON} + I_{OB}^2 R_{ON},$$
 (3)

where  $I_O$  is the output current, given by:

$$I_O = \frac{V_{CC} - V_L}{R_{ON} + R_L}$$

(4)

V<sub>L</sub> is the load voltage.

The average power dissipation, PDAV, is a function of the duty cycle:

$$P_{DAV} = I_{OA}^2 R_{ON} \text{ (Duty Cycle}_A) + (5)$$

where the duty cycle is the % time in the current source state. Substituting equations (1) and (5) into (2) yields:

$$T_J = T_A + \theta_{JA} [9 (T_J - 25) (0.008) + 9]$$
: (6a)

$$[I_{OA}^2 \text{ (Duty Cycle}_A) + I_{OB}^2 \text{ (Duty Cycle}_B)]$$
  
simplifying:

$$\label{eq:TJ} \begin{split} T_{\text{J}} &= \frac{T_{\text{A}} + 7.2\,\theta_{\text{JA}}\,[l_{\text{OA}}^2\,(\text{Duty Cycle}_{\text{A}}) \,+\, l_{\text{OB}}^2\,(\text{Duty Cycle}_{\text{B}})]}{1 - 0.072\,\theta_{\text{JA}}\,[l_{\text{OA}}^2\,(\text{Duty Cycle}_{\text{A}}) \,+\, l_{\text{OB}}^2\,(\text{Duty Cycle}_{\text{B}})]} \end{split}$$

Equations (1), (4), and (6b) can be used in an iterative method to determine the output current, output resistance and junction temperature.



 $V_L$   $V_L$  For example, let  $V_{CC} = 15V$ ,  $R_{LA} = 100Ω$ ,  $R_{LB} =$  $V_L = 0V$ ,  $T_A = 25$ °C,  $\theta_{JA} = 110$ °C/W, Duty Cycle<sub>A</sub> = 50%, Duty Cycle<sub>B</sub> = 75%.

Assuming  $R_{ON} = 11\Omega$ , then:

$$I_{OA} = \frac{V_{CC} - V_L}{R_{ON} + R_{LA}} = \frac{15}{11 + 100} = 135.1 \text{ mA},$$

$$I_{OB} = \frac{V_{CC} - V_L}{R_{ON} + R_{LB}} = 135.1 \text{ mA}$$

and

$$\mathsf{T_J} = \frac{\mathsf{T_A} \, + \, 7.2 \, \theta_{\mathsf{JA}} \, [\mathsf{I}_{\mathsf{OA}^2} \, (\mathsf{Duty} \, \mathsf{Cycle}_{\mathsf{A}}) \, + \, \mathsf{I}_{\mathsf{OB}^2} \, (\mathsf{Duty} \, \mathsf{Cycle}_{\mathsf{B}})]}{1 - 0.072 \, \theta_{\mathsf{JA}} \, [\mathsf{I}_{\mathsf{OA}^2} \, (\mathsf{Duty} \, \mathsf{Cycle}_{\mathsf{A}}) \, + \, \mathsf{I}_{\mathsf{OB}^2} \, (\mathsf{Duty} \, \mathsf{Cycle}_{\mathsf{B}})]}$$

$$\begin{split} T_J &= \frac{25 + (7.2) \, (110) \, [(0.1351)^2 \, (0.5) \, + \, (0.1351)^2 \, (0.75)]}{1 - \, (0.072) \, (110) \, [(0.1351)^2 \, (0.5) \, + \, (0.1351)^2 \, (0.75)]} \\ T_J &= 52.6^{\circ}C \\ \text{and } R_{ON} &= 9 \, (T_J - 25) \, (0.008) + 9 \\ &= 9 (52.6 - 25) \, (0.008) + 9 = 11 \Omega \end{split}$$

### **Applications**

(See AN-177 for applications)

NOBE (REV F)



8-Lead Plastic Dual-In-Line Package (PDIP), JEDEC MS-001, 0.300" Wide Package Number N08E

### LIFE SUPPORT POLICY

FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein:

- Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the user.
- A critical component in any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

www.fairchildsemi.com