### INTEGRATED CIRCUITS # DATA SHEET # SC68C562 CMOS dual universal serial communications controller (CDUSCC) Product data Supersedes data of 1998 Sep 04 ### CMOS Dual universal serial communications controller (CDUSCC) SC68C562 #### **DESCRIPTION** The Philips Semiconductors SC68C562 Dual Universal Serial Communications Controller (CDUSCC) is a single-chip CMOS-LSI communications device that provides two independent, multi-protocol, full-duplex receiver/transmitter channels in a single package. It supports bit-oriented and character-oriented (byte count and byte control) synchronous data link controls as well as asynchronous protocols. The SC68C562 interfaces to the 68000 MPUs via asynchronous bus control signals and is capable of program-polled, interrupt driven, block-move or DMA data transfers. The SC68C562 is hardware (pin) and software (Register) compatible with SCN68562 (NMOS version). It will automatically configure to NMOS DUSCC register map on power-up or reset. The operating mode and data format of each channel can be programmed independently. Each channel consists of a receiver, a transmitter, a 16-bit multifunction counter/timer, a digital phase-locked loop (DPLL), a parity/CRC generator and checker, and associated control circuits. The two channels share a common bit rate generator (BRG), operating directly from a crystal or an external clock, which provides 16 common bit rates simultaneously. The operating rate for the receiver and transmitter of each channel can be independently selected from the BRG, the DPLL, the counter/timer, or from an external 1X or 16X clock. This makes the CDUSCC well suited for dual speed channel applications. Data rates up to 10 Mb/s are supported. Each transmitter and each receiver is serviced by a 16-byte FIFO. The receiver FIFO also stores 9 status bits for each character received; the transmit FIFO is able to store transmitter commands with each byte. This permits reading and writing of up to 16 bytes at a time, thus minimizing the potential for transmitter underrun, receiver overrun and reducing interrupt or DMA overhead. In addition, a flow control capability is provided to disable a remote transmitter when the FIFO of the local receiving device is full. Two modem control inputs (DCD and CTS) and three modem control outputs (RTS and two general purpose) are provided. Because the modem control inputs are general purpose in nature, they can be optionally programmed for other functions. This document contains the electrical specifications for the SC68C562. Refer to the CMOS Dual Universal Serial Communications Controller (CDUSCC) User Manual for a complete operational description of this product. #### **FEATURES** Full hardware and software upward compatibility with previous NMOS device ### **General Features** - Dual full-duplex synchronous/ asynchronous receiver and transmitter - Low power CMOS process - Multiprotocol operation - BOP: HDLC/ADCCP, SDLC, SDLC loop, X.25 or X.75 link level, etc. - COP: BISYNC, DDCMP - ASYNC: 5-8 bits plus optional parity - Sixteen character receiver and transmitter FIFOs - 0 to 10 MHz data rate - Programmable bit rate for each receiver and transmitter selectable from: - 19 fixed rates: 50 to 64 kbaud - One user-defined rate derived from programmable counter/timer - External 1X or 16X clock - Digital phase-locked loop - Parity and FCS (frame check sequence LRC or CRC) generation and checking - Programmable data encoding/decoding: NRZ, NRZI, FM0, FM1, Manchester - Programmable channel mode: full- and half-duplex, auto-echo, or local loopback - Programmable data transfer mode: polled, interrupt, DMA, wait - DMA interface - Compatible with the Philips Semiconductors SCB68430 Direct Memory Access Interface (DMAI) and other DMA controllers - Single- or dual-address dual transfers - Half- or full-duplex operation - Automatic frame termination on counter/timer terminal count or DMA DONE - Transmit path clear status - Interrupt capabilities - Daisy chain option - Vector output (fixed or modified by status) - Programmable internal priorities - Interrupt at any FIFO fill level - Maskable interrupt conditions - FIFO'd status bits - Watchdog timer - Multi-function programmable 16-bit counter/timer - Bit rate generator - Event counter - Count received or transmitted characters - Delay generator - Automatic bit length measurement - Modem controls - RTS, CTS, DCD, and up to four general I/O pins per channel - CTS and DCD programmable auto-enables for $\mathsf{Tx}$ and $\mathsf{Rx}$ - Programmable interrupt on change of CTS or DCD - On-chip oscillator for crystal - TTL compatible - Single +5 V power supply #### **Asynchronous Mode Features** - Character length: 5 to 8 bits - Odd or even parity, no parity, or force parity - Up to two stop bits programmable in 1/16-bit increments - 1X or 16X Rx and Tx clock factors ### CMOS Dual universal serial communications controller (CDUSCC) SC68C562 - Parity, overrun, and framing error detection - False start bit detection - Start bit search 1/2-bit time after framing error detection - Break generation with handshake for counting break characters - Detection of start and end of received break - Character compare with optional interrupt on match - Transmits up to 10 Mb/s at 1X and receive up to 1 Mb/s at 16X data rates #### **Character-Oriented Protocol Features** - Character length: 5 to 8 bits - Odd or even parity, no parity, or force parity - LRC or CRC generation and checking - Optional opening PAD transmission - One or two SYN characters - External sync capability - SYN detection and optional stripping - SYN or MARK line fill on underrun - Idle in MARK or SYNs - Parity, FCS, overrun, and underrun error detection #### **BISYNC Features** - EBCDIC or ASCII header, text and control messages - SYN, DLE stripping - EOM (end of message) detection and transmission - Auto transparent mode switching - Auto hunt after receipt of EOM sequence (with closing PAD check after EOT or NAK) - Control character sequence detection for both transparent and normal text #### **Bit-Oriented Protocol Features** - Character length: 5 to 8 bits - Detection and transmission of residual character: 0-7 bits - Automatic switch to programmed character length for I field - Zero insertion and deletion - Optional opening PAD transmission - Detection and generation of FLAG, ABORT, and IDLE bit patterns - Detection and generation of shared (single) FLAG between frames - Detection of overlapping (shared zero) FLAGs - ABORT, ABORT-FLAGs, or FCS FLAGs line fill on underrun - Idle in MARK or FLAGs - Secondary address recognition including group and global address - Single- or dual-octet secondary address - Extended address and control fields - Short frame rejection for receiver - Detection and notification of received end of message - CRC generation and checking - SDLC loop mode capability ### ORDERING INFORMATION $V_{CC}$ = +5V $\pm$ 10 %; $T_{amb}$ = 0 °C to +70 °C. Serial data rate = 10 Mb/s | Type number | Package | ckage | | | | | |-------------|---------|-------------------------------------------------|----------|--|--|--| | | Name | Description | Version | | | | | SC68C562C1A | PLCC52 | plastic leaded chip carrier; 52 leads; pedestal | SOT238-3 | | | | #### ABSOLUTE MAXIMUM RATINGS<sup>1</sup> | SYMBOL | PARAMETER | RATING | UNIT | |------------------|--------------------------------------------------|------------------------------|------| | T <sub>amb</sub> | Operating ambient temperature <sup>2</sup> | 0 to +70 | °C | | T <sub>stg</sub> | Storage temperature | -65 to +150 | °C | | V <sub>CC</sub> | Voltage from V <sub>CC</sub> to GND <sup>3</sup> | -0.5 to +7.0 | V | | Vs | Voltage from any pin to ground <sup>3</sup> | −0.5 to V <sub>CC</sub> +0.5 | V | ### CMOS Dual universal serial communications controller (CDUSCC) SC68C562 #### **BLOCK DIAGRAM** ### CMOS Dual universal serial communications controller (CDUSCC) SC68C562 #### **PIN CONFIGURATION** #### **PIN DESCRIPTION** | MNEMONIC | PIN | TYPE | NAME AND FUNCTION | |----------|-----------------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | A1–A6 | 4-2,<br>51-49 | ı | Address Lines: Active-HIGH. Address inputs which specify which of the internal registers is accessed for read/write operation. | | D0-D7 | 33-30,<br>23-20 | I/O | <b>Bidirectional Data Bus:</b> Active-HIGH, 3-State. Bit 0 is the LSB and bit 7 is the MSB. All data, command and status transfers between the CPU and the CDUSCC take place over this bus. The data bus is enabled when CSN and R/WN or during interrupt acknowledge cycles and single address DMA acknowledge cycles. | | R/WN | 28 | 1 | <b>Read/Write:</b> A HIGH input indicates a read cycle and a LOW indicates a write cycle when CEN is active. | | CSN | 27 | I | Chip Select: Active-LOW input. When active, data transfers between the CPU and the CDUSCC are enabled on D0–D7 as controlled by R/WN and A1–A6 inputs. When CSN is HIGH, the data lines are placed in the 3-State condition (except during interrupt acknowledge cycles and single address DMA transfers). | | IRQN | 6 | 0 | Interrupt Request: Active-LOW, open-drain. This output is asserted upon occurrence of any enabled interrupting condition. The CPU can read the general status register to determine the interrupting condition(s), or can respond with an interrupt acknowledge cycle to cause the CDUSCC to output an interrupt vector on the data bus. | | IACKN | 1 | I | Interrupt Acknowledge: Active-LOW. When IACKN is asserted, the CDUSCC responds by either forcing the bus into high-impedance, placing a vector number, call instruction or zero on the data bus. The vector number can be modified or unmodified by the status. If no interrupt is pending, IACKN is ignored and the data bus placed in high-impedance. | | X1/CLK | 47 | I | Crystal or External Clock: When using the crystal oscillator, the crystal is connected between pins X1 and X2. If a crystal is not used, an external clock is supplied at this input. This clock is used to drive the internal bit rate generator, as an optional input to the counter/timer or DPLL, and to provide other required clocking signals. When a crystal is used, a capacitor must be connected from this pin to ground. | # CMOS Dual universal serial communications controller (CDUSCC) SC68C562 | MNEMONIC | PIN | TYPE | NAME AND FUNCTION | |------------------------------------|--------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | X2/IDCN | 46 | 0 | Crystal or Interrupt Daisy Chain: When a crystal is used as the timing source, the crystal is connected between pins X1 and X2. This pin can be programmed to provide an interrupt daisy chain active-LOW output which propagates the IACKN signal to lower priority devices, if no active interrupt is pending. This pin should be left floating when an external clock is used on X1 and X2 is not used as an interrupt daisy chain output. When a crystal is used, a capacitor must be connected from this pin to ground. | | RESETN | 8 | ı | <b>Master Reset:</b> Active-LOW. A LOW on this pin resets the transmitters and receivers and resets the registers shown in Table 1 of the CDUSCC Users' Guide. Reset is asynchronous, i.e., no clock is required. | | RxDA, RxDB | 40, 14 | l I | Channel A (B) Receiver Serial Data Input: The least significant bit is received first. If external receiver clock is specified for the channel, the input is sampled on the rising edge of the clock. | | TxDA, TxDB | 39, 15 | 0 | Channel A (B) Transmitter Serial Data Output: The least significant bit is transmitted first. This output is in the marking (HIGH) condition when the transmitter is disabled or when the channel is operating in local loopback mode. If external transmitter clock is specified for the channel, the data is shifted on the falling edge of the clock. | | RTxCA, RTxCB | 43, 11 | I/O | Channel A (B) Receiver/Transmitter Clock: As an input, it can be programmed to supply the receiver, transmitter, counter/timer, or DPLL clock. As an output, it can supply the counter/timer output, the transmitter shift clock (1X), or the receiver sampling clock (1X). | | TRxCA, TRxCB | 44, 10 | I/O | Channel A (B) Transmitter/Receiver Clock: As an input, it can supply the receiver, transmitter, counter/timer, or DPLL clock. As an output, it can supply the counter/timer output, the DPLL output, the transmitter shift clock (1X), the receiver sampling clock (1X), the transmitter BRG clock (16X), The receiver BRG clock (16X), or the internal system clock (X1 ÷ 2). | | CTSA/BN,<br>LCA/BN | 35, 19 | I/O | Channel A (B) Clear-to-Send Input or Loop Control Output: Active-LOW. The signal can be programmed to act as an enable for the transmitter when not in loop mode. The CDUSCC detects logic level transitions on this input and can be programmed to generate an interrupt when a transition occurs. When operating in the BOP loop mode, this pin becomes a loop control output which is asserted and negated by CDUSCC commands. This output provides the means of controlling external loop interface hardware to go on-line and off-line without disturbing operation of the loop. | | DCDA/BN,<br>SYNIA/BN | 42, 12 | I | Channel A (B) Data Carrier Detected or External Sync Input: The function of this pin is programmable. As a DCD active-LOW input, it acts as an enable for the receiver or can be used as a general purpose input. For the DCD function, the CDUSCC detects logic level transitions on this pin and can be programmed to generate an interrupt when a transition occurs. As an active-LOW external sync input, it is used in COP mode to obtain character synchronization for the receiver without receipt of a SYN character. This mode can be used in disc or tape controller applications or for the optional byte timing lead in X.21. | | RTxDRQA/BN,<br>GPO1A/BN | 37, 17 | 0 | Channel A (B) Receiver/Transmitter DMA Service Request or General Purpose Output: Active-LOW. For half-duplex DMA operation, this output indicates to the DMA controller that one or more characters are available in the receiver FIFO (when the receiver is enabled) or that the transmit FIFO is not full (when the transmitter is enabled). For full-duplex DMA operation, this output indicates to the DMA controller that data is available in the receiver FIFO. In non-DMA mode, this pin is a general purpose output that can be asserted and negated under program control. | | TxDRQA/BN,<br>GPO2A/BN,<br>RTSA/BN | 36, 18 | 0 | Channel A (B) Transmitter DMA Service Request, General Purpose Output, or Request-to-Send: Active-LOW. For full-duplex DMA operation, this output indicates to the DMA controller that the transmit FIFO is not full and can accept more data. When not in full-duplex DMA mode, this pin can be programmed as a general purpose or a Request-to-Send output, which can be asserted and negated under program control. | | RTxDAKA/BN,<br>GPI1A/BN | 48, 5 | I | Channel A (B) Receiver/Transmitter DMA Acknowledge or General Purpose Input: Active-LOW. For half-duplex single address operation, this input indicates to the CDUSCC that the DMA controller has acquired the bus and that the requested bus cycle (read receiver FIFO when the receiver is enabled or load transmitter FIFO when the transmitter is enabled) is beginning. For full-duplex single address DMA operation, this input indicates to the CDUSCC that the DMA controller has acquired the bus and that the requested read receiver FIFO bus cycle is beginning. Because the state of this input can be read under program control, it can be used as a general purpose input when not in single address DMA mode. | | TxDAKA/BN,<br>GPI2A/BN | 38, 16 | I | Channel A (B) Transmitter DMA Acknowledge or General Purpose Input: Active-LOW. When the channel is programmed for full-duplex single address DMA operation, this input is asserted to indicate to the CDUSCC that the DMA controller has acquired the bus and that the requested load transmitter FIFO bus cycle is beginning. Because the state of this input can be read under program control, it can be used as a general purpose input when not in full-duplex single address DMA mode. | # CMOS Dual universal serial communications controller (CDUSCC) SC68C562 | MNEMONIC | PIN | TYPE | NAME AND FUNCTION | |------------------------|------------------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | DONEN | 29 | I/O | <b>Done:</b> Active-LOW, open-drain. DONEN can be used and is active in both DMA and non-DMA modes. As an input, DONEN indicates the last DMA transfer cycle to the TxFIFO. As an output, DONEN indicates either the last DMA transfer from the RxFIFO or that the transmitted character count has reached terminal count. | | RTSA/BN,<br>SYNOUTA/BN | 45, 9 | 0 | Channel A (B) Sync Detect or Request-to-Send: Active-LOW. If programmed as a sync output, it is asserted one bit time after the specified sync character (COP or BISYNC modes) or a FLAG (BOP modes) is detected by the receiver. As a Request-to-Send modem control signal, it functions as described previously for the TxDRQN/RTSN pin. | | DTACKN | 24 | 0 | Data Transfer Acknowledge: Active-LOW, 3-state. DTACKN is asserted on a write cycle to indicate that the data on the bus has been latched, and on a read cycle or interrupt acknowledge cycle to indicate valid data is on the bus. In a write bus cycle, input data is latched by the assertion (falling edge) of DTACKN or by the negation (rising edge) of CSN, whichever occurs first. The signal is negated when completion of the cycle is indicated by negation of CSN or IACKN input, and returns to the inactive state (3-state) a short period after it is negated. In single address DMA mode, input data is latched by the assertion (falling edge) of DTCN or by the negation (rising edge) of the DMA acknowledge input, whichever occurs first. DTACK is negated when completion of the cycle is indicated by the assertion of DTCN or negation of DMA acknowledge inputs (whichever occurs first), and returns to the inactive state (3-state) a short period after it is negated. When inactive, DTACKN requires an external pull-up resistor. | | DTC | 25 | 1 | <b>Device Transfer Complete:</b> Active-LOW. DTCN is asserted by the DMA controller to indicate that the requested data transfer is complete. | | V <sub>CC</sub> | 34, 52 | ı | +5V Power Input | | GND | 26, 13,<br>41, 7 | I | Signal and Power Ground Input | ### CMOS Dual universal serial communications controller (CDUSCC) SC68C562 #### **ELECTRICAL CHARACTERISTICS**<sup>4, 5</sup> $T_{amb}$ = 0 °C to +70 °C, $V_{CC}$ = 5.0 V $\pm$ 10 % | SYMBOL | PARAMETER | TEST CONDITIONS | | LIMITS | | | | |-------------------------------|-------------------------------------------------------------------------------|--------------------------------------------------------|------------------------------|--------|----------------------|----------|--| | STIVIDUL | FARAWEIER | 1231 CONDITIONS | Min | Тур | Max | TINU | | | V <sub>IL</sub> | Input LOW voltage: All except X1/CLK X1/CLK | | -<br>- | -<br>- | 0.8<br>0.8 | V | | | V <sub>IH</sub> | Input HIGH voltage: All except X1/CLK X1/CLK | | 2.0<br>0.8 × V <sub>CC</sub> | _<br>_ | -<br>V <sub>CC</sub> | V | | | V <sub>OL</sub> | Output LOW voltage: <sup>14</sup> All except IRQN IRQN <sup>7</sup> | $I_{OL} = 5.3 \text{ mA}$<br>$I_{OL} = 8.8 \text{ mA}$ | -<br>- | _<br>_ | 0.5<br>0.5 | V | | | V <sub>OH</sub> | Output HIGH voltage: <sup>14</sup> (Except open drain outputs) | $I_{OH} = -400 \mu A$ | V <sub>CC</sub> – 0.5 | _ | _ | V | | | I <sub>ILX1</sub> | X1/CLK input LOW current <sup>10</sup> | $V_{IN} = 0$ , $X2 = GND$ | -150 | - | 0.0 | μΑ | | | I <sub>IHX1</sub> | X1/CLK input HIGH current <sup>10</sup> | $V_{IN} = V_{CC}$ , $X2 = GND$ | _ | - | 150 | μΑ | | | I <sub>SCX2</sub> | X2 short circuit current (X2 mode) | X1 open; V <sub>IN</sub> = 0 V | _ | - | -15 | mA | | | | Ι | $V_{IN} = V_{CC}$ | _ | - | +15 | mA | | | I <sub>IL</sub> | Input LOW current on RESETN, DTCN,<br>TxDAKA/BN, RTxDAKA/BN | V <sub>IN</sub> = 0 V | -15 | - | -0.5 | μΑ | | | IL | Input leakage current | $V_{IN} = 0 V to V_{CC}$ | -1 | - | +1 | μΑ | | | I <sub>OZH</sub> | Output off current HIGH, 3-State data bus | $V_{IN} = V_{CC}$ | - | - | +1 | μΑ | | | I <sub>OZL</sub> | Output off current LOW, 3-State data bus | V <sub>IN</sub> = 0 V | -1 | - | - | μΑ | | | I <sub>ODL</sub> | Open drain output LOW current in off state: DONEN, DTACKN (3-state) IRQN | $V_{IN} = 0 V$ $V_{IN} = 0 V$ | -15<br>-1 | _<br>_ | -0.5<br>- | μA<br>μA | | | I <sub>ODH</sub> <sup>6</sup> | Open drain output HIGH current in off state:<br>DONEN, IRQN, DTACKN (3-state) | $V_{IN} = V_{CC}$ | -1 | - | +1 | μА | | | I <sub>CC</sub> | Power supply current <sup>16</sup><br>(See Figure 17 for graphs) | 0 °C to 70 °C | - | 25 | 80 | mA | | | C <sub>IN</sub> | Input capacitance <sup>9</sup> | $V_{CC} = GND = 0 V$ | - | - | 10 | pF | | | C <sub>OUT</sub> | Output capacitance <sup>9</sup> | V <sub>CC</sub> = GND = 0 V | _ | - | 15 | pF | | | C <sub>I/O</sub> | Input/output capacitance9 | $V_{CC} = GND = 0 V$ | _ | - | 20 | pF | | #### NOTES: - 1. Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operation section of this specification is not implied. - 2. Clock may be stopped (DC) for testing purposes or when the CDUSCC is in non-operational modes. Operation down to 0 rate clocks is implied by a full static CMOS design, but is not verified in testing or characterization. - 3. This product includes circuitry specifically designed for the protection of its internal devices from damaging effects of excessive static charge. Nonetheless, it is suggested that conventional precautions be taken to avoid applying any voltages larger than the rated maxima. - 4. Parameters are valid over specified temperature and voltage range. - 5. All voltage measurements are referenced to ground (GND). For testing, all inputs except X1/CLK swing between 0.2 V and 3.0 V with a transition time of 20 ns maximum. For X1/CLK, this swing is between 0.2 V and 4.4 V. All time measurements are referenced at input voltages of 0.2 V and 3.0 V and output voltages of 0.8 V and 2.0 V, as appropriate. - See Figure 18 for test conditions for outputs. - 7. Tests for open drain outputs are intended to guarantee switching of the output transistor. To include noise margin this response is measured from the switching signal midpoint to 0.2 V above the required output level. - 8. Execution of the valid command (after it is latched) requires a minimum of three rising edges of X1 (see Figure 19). - 9. These values were no explicitly tested; they are guaranteed by design and characterization data. - 10. X1/CLK and X2 are not tested with a crystal installed. - 11. X1/CLK frequency must be at least as fast as the faster of the receiver or transmitter data rate. - 12. The X1 clock drives DTACKN, Baud Rate Generator, command register and the update of the FIFO fill level encoders. The Command Register requires three X1 clocks between two commands; FIFO fill level encoding requires 2.5 to 3.5 X1 cycles. - 13. The 68562 bus interface may be operated in two modes; a 68000 compatible mode with automatic DTACK generation and a short chip select mode. DTACKN should not be used externally in the short chip select mode. The DTACKN signal is generated by the assertion of the chip select, and data is latched by assertion of DTACKN or by de-assertion of the chip select, whichever comes first. In single address DMA, the DTACK signal will be de-asserted by the assertion of the DTCN or from the de-assertion of the TxDAKN, whichever occurs first. - 14. Also includes X2/IDCN pin in IDC mode. - 15. In case of 3-state output, output levels V<sub>OL</sub> + 0.2 V are considered float or high-impedance. - 16. $V_O = 0$ V to $V_{CC}$ , Rx/Tx at 10 MHz and X1 at 10 MHz ## CMOS Dual universal serial communications controller (CDUSCC) SC68C562 Figure 1. Reset Timing | SYMBOL | PARAMETER | | LIMITS | | | |---------------------|---------------------------|-----|--------|------|--| | | PARAMETER | Min | Max | UNIT | | | t <sub>RELREH</sub> | RESETN LOW to RESETN HIGH | 200 | - | ns | | Figure 2. Read Cycle Bus Timing | Times repre | sent an X1 clock frequency of 14.745 MHz | <u> </u> | | | | |------------------------|------------------------------------------------|-------------------------|----------------------------|------|--| | SYMBOL | PARAMETER | LIN | LIMITS | | | | STWIDOL | | Min | Max | UNIT | | | t <sub>ADVCSL</sub> | A0-A6 valid to CSN LOW | 5 | - | ns | | | t <sub>RWHCSL</sub> | RWN HIGH to CSN LOW | 5 | - | ns | | | tcshrwl | CSN HIGH to RWN LOW | 10 | - | ns | | | tcshcsl | CSN HIGH to CSN LOW8 | 30 | - | ns | | | t <sub>CSLDDV</sub> | CSN LOW to read data valid | - | 130 | ns | | | tCSHDDF | CSN HIGH to data bus float | - | 40 | ns | | | t <sub>DDVDAL</sub> | Read data valid to DTACKN LOW <sup>9</sup> | 20 | - | ns | | | t <sub>DALCSH</sub> | DTACKN LOW to CSN HIGH9 | 0 | - | ns | | | t <sub>CSLDAL</sub> 13 | CSN LOW to DTACKN LOW <sup>9</sup> | $40 + \frac{1}{f_{CL}}$ | $130 + \frac{1.5}{f_{CL}}$ | ns | | | t <sub>CSHDAH</sub> | CSN HIGH to DTACKN HIGH | - | 60 | ns | | | t <sub>CSHDAZ</sub> | CSN HIGH to DTACKN HIGH impedance | - | 90 | ns | | | t <sub>CSLADI</sub> | CSN LOW to address invalid | 50 | - | ns | | | tcslcsh | CSN LOW to CSN HIGH | 130 | - | ns | | | t <sub>CSLDDA</sub> | CSN LOW to data bus driver active <sup>9</sup> | 10 | _ | ns | | | t <sub>CSHDDI</sub> | CSN HIGH to data invalid | 5 | _ | ns | | ## CMOS Dual universal serial communications controller (CDUSCC) SC68C562 Figure 3. Write Cycle Bus Timing | SYMBOL | PARAMETER | LIN | LIMITS | | | |------------------------|-----------------------------------------------|-------------------------|----------------------------|------|--| | STWIBUL | | Min | Max | UNIT | | | t <sub>ADVCSL</sub> | A0-A6 valid to CSN LOW | 5 | - | ns | | | tcsladi | CSN LOW to A0-A6 invalid | 50 | _ | ns | | | t <sub>RWLCSL</sub> | RWN LOW to CSN LOW | 0 | _ | ns | | | tcshrwh | CSN HIGH to RWN HIGH | 0 | - | ns | | | tcshcsl | CSN HIGH to CSN LOW8 | 30 | - | ns | | | t <sub>DALCSH</sub> | DTACKN LOW to CSN HIGH9 | 0 | _ | ns | | | t <sub>DALWDI</sub> | DTACKN LOW to write data invalid <sup>9</sup> | 0 | _ | ns | | | t <sub>CSLDAL</sub> 13 | CSN LOW to DTACKN LOW <sup>9</sup> | $40 + \frac{1}{f_{CL}}$ | $130 + \frac{1.5}{f_{CL}}$ | ns | | | tCSHDAH | CSN HIGH to DTACKN HIGH | - | 60 | ns | | | t <sub>CSHDAZ</sub> | CSN HIGH to DTACKN high-impedance | - | 90 | ns | | | tcslcsh | CSN LOW to CSN HIGH | 130 | - | ns | | | t <sub>CSLWDV</sub> | CSN LOW to write data valid | 35 | _ | ns | | | t <sub>CSHWDI</sub> | CSN HIGH to write data invalid | 5 | - | ns | | # CMOS Dual universal serial communications controller (CDUSCC) SC68C562 Figure 4. Interrupt Cycle Timing | SYMBOL | PARAMETER <sup>12</sup> | LIM | UNIT | | |---------------------|---------------------------------------------------|-------------------------|----------------------------|------| | STWIBOL | | Min | Max | UNIT | | t <sub>IALIAH</sub> | IACKN LOW to IACKN HIGH | 130 | - | ns | | t <sub>IALDDA</sub> | IACKN LOW to data bus drivers active <sup>9</sup> | 10 | - | ns | | t <sub>IALDDV</sub> | IACKN LOW to read data valid | _ | 130 | ns | | tIAHDDF | IACKN HIGH to data bus floating | _ | 60 | ns | | t <sub>DDVDAL</sub> | Read data valid to DTACKN LOW <sup>9</sup> | 20 | - | ns | | t <sub>IAHDAH</sub> | IACKN HIGH to DTACKN HIGH | _ | 70 | ns | | t <sub>IAHDAZ</sub> | IACKN HIGH to DTACKN high-impedance | _ | 100 | ns | | t <sub>IALDAL</sub> | IACKN LOW to DTACKN LOW <sup>9</sup> | $40 + \frac{1}{f_{CL}}$ | $130 + \frac{1.5}{f_{CL}}$ | ns | | t <sub>IAHDDI</sub> | IACKN HIGH to data bus invalid | 5 | - | ns | | t <sub>DALIAH</sub> | DTACKN LOW to IACKN HIGH <sup>9</sup> | 0 | - | ns | Figure 5. Interrupt Daisy Chain Timing | SYMBOL | PARAMETER | LIM | UNIT | | |---------------------|-------------------------------------|-----|------|----| | | TANAMETEN | Min | Max | | | t <sub>IALDCL</sub> | IACKN LOW to IDCN (daisy chain) LOW | - | 60 | ns | ## CMOS Dual universal serial communications controller (CDUSCC) SC68C562 **Figure 6. Input Port Timing** | SYMBOL | PARAMETER | LIM | UNIT | | |---------------------|------------------------------|-----|------|------| | STWIBOL | FARAMETER | Min | Max | UNIT | | t <sub>GIVCSL</sub> | GPI input valid to CSN LOW | 20 | _ | ns | | t <sub>CSLGII</sub> | CSN LOW to GPI input invalid | 40 | _ | ns | Figure 7. Output Port Timing | SYMBOL | PARAMETER | LIMITS Min Max | | UNIT | | |------------------------|--------------------------------------------------|-------------------------|----------------------------|------|--| | STIVIBUL | PARAMETER | | | | | | t <sub>DALGOV</sub> | DTACKN LOW to GPO output data valid <sup>9</sup> | - | 40 | ns | | | t <sub>CSLDAL</sub> 13 | CSN LOW to DTACKN LOW <sup>9</sup> | $40 + \frac{1}{f_{CL}}$ | $130 + \frac{1.5}{f_{CL}}$ | ns | | | tcshgov | CSN HIGH to GPO output data valid | _ | 100 | ns | | ## CMOS Dual universal serial communications controller (CDUSCC) SC68C562 Figure 8. Interrupt Timing, Write Cycle | SYMBOL | PARAMETER | LIMITS | | UNIT | |---------------------|---------------------------------------------------------|--------|-----|------| | STIMBUL | PARAMETER | Min | Max | UNII | | t <sub>DALIRH</sub> | DTACKN LOW to IRQN HIGH, write cycle <sup>9</sup> | | | | | | Write TxFIFO (TxRDY interrupt) <sup>9</sup> | _ | 40 | ns | | | Write RSR (Rx condition interrupt) <sup>9</sup> | _ | 40 | ns | | | Write TRSR (Rx/Tx interrupt) <sup>9</sup> | _ | 40 | ns | | | Write ICTSR (port change and CT interrupt) <sup>9</sup> | _ | 40 | ns | | | Write TRMSR (Tx Path, Patt recognition) <sup>9</sup> | _ | 40 | ns | | tcshirh | CSN HIGH to IRQN HIGH, write cycle | | | | | | Write TxFIFO (TxRDY interrupt) | _ | 90 | ns | | | Write RSR (Rx condition interrupt) | | 90 | ns | | | Write TRSR (Rx/Tx interrupt) | | 90 | ns | | | Write ICTSR (port change and CT interrupt) | _ | 90 | ns | | | Write TRMSR (Tx Path, Patt recognition) <sup>9</sup> | _ | 90 | ns | Figure 9. Interrupt Timing, Read Cycle | CAMBOI | SYMBOL PARAMETER - | | LIMITS | | | |---------|------------------------------------|--|--------|------|--| | STWIBOL | | | Max | UNIT | | | tcshirh | CSN HIGH to IRQN HIGH, read cycle | | | | | | | Read RxFIFO (RxRDY interrupt) – 90 | | | | | ### CMOS Dual universal serial communications controller (CDUSCC) SC68C562 Figure 10. Receive, Dual Address DMA | CVMDOL | DADAMETED | LIMITS | | | UNIT | | |---------------------|--------------------------------------------|--------|---------|------|------|--| | SYMBOL | PARAMETER | Min | Тур | Max | UNII | | | tCLHCLL | X1/CLK HIGH to LOW time | 25 | _ | _ | ns | | | t <sub>CLLCLH</sub> | X1/CLK LOW to HIGH time | 25 | _ | _ | ns | | | tcchccl | CT and DPLL CLK HIGH to LOW time | 45 | _ | _ | ns | | | tcclcch | | | | _ | ns | | | t <sub>RCHRCL</sub> | RxC HIGH to LOW time | 50 | _ | _ | ns | | | t <sub>RCLRCH</sub> | RCLRCH RXC LOW to HIGH time | | _ | - | ns | | | tTCHTCL | TxC HIGH to LOW time | 50 | _ | _ | ns | | | t <sub>TCLTCH</sub> | TxC LOW to HIGH time | 50 | _ | _ | ns | | | f <sub>CL</sub> | X1/CLK frequency <sup>11, 2</sup> | 0 | 14.7456 | 16.0 | MHz | | | f <sub>CC</sub> | CT CLK frequency | | - | 10 | MHz | | | f <sub>RC</sub> | RxC frequency (16X or 1X) 0 | | _ | 10 | MHz | | | f <sub>TC</sub> | TxC frequency (16X or 1X) 0 - | | _ | 10 | MHz | | | f <sub>RTC</sub> | Tx/Rx frequency for FM/Manchester encoding | _ | - | 5 | MHz | | ### CMOS Dual universal serial communications controller (CDUSCC) SC68C562 Figure 11. | SYMBOL | DADAMETED | LIMITS | | UNIT | |-----------------------|------------------------------------------------------------------------------------|--------|-----|------| | STWIBUL | PARAMETER | Min | Max | UNII | | | TxC input LOW | | | | | t <sub>CILTXV</sub> | (1X) to TxD output | - | 120 | ns | | | (16X) to TxD output | _ | 120 | ns | | | TxC output LOW to TxD output | | | | | t <sub>COLTXV</sub> * | (NRZ, NRZI) <sup>9</sup> | _ | 20 | ns | | | (FM, Manchester) <sup>9</sup> | _ | 30 | ns | | NOTE: Cha | racterized with no loads on TxD and TxC outputs.* Tester load approximately 50 pF. | | | | Figure 12. | SYMBOL | PARAMETER | LIMITS | | UNIT | | |---------------------|-------------------------------------|--------|-----|--------|--| | STWIBOL | PARAMETER | Min | Max | ] UNIT | | | | RxD data valid to RxC HIGH: | | | | | | t <sub>RXVRCH</sub> | For NRZ data | 20 | _ | ns | | | | For NRZI, Manchester, FM0, FM1 data | 30 | _ | ns | | | | RxC HIGH to RxD data invalid: | | | | | | t <sub>RCHRXI</sub> | For NRZ data | 20 | _ | ns | | | | For NRZI, Manchester, FM0, FM1 data | 30 | _ | ns | | | tSILRCH | SYNIN LOW to RxC HIGH | 50 | - | ns | | | t <sub>RCHSIH</sub> | CHSIH RXC HIGH to SYNIN HIGH | | _ | ns | | | t <sub>RCHSOL</sub> | RxC HIGH to SYNOUT LOW | _ | 100 | ns | | ### CMOS Dual universal serial communications controller (CDUSCC) SC68C562 Figure 13. Receive, Dual Address DMA | CVMDOL | PARAMETER | LIMITS | | UNIT | |------------------------|---------------------------------------------------|-------------------------|----------------------------|------| | SYMBOL | PARAMETER | Min | Max | UNII | | tCSLROL | CSN LOW to Rx DONEN output LOW | _ | 100 | ns | | tcslrrh | CSN LOW to Rx DMA REQN HIGH | - | 100 | ns | | t <sub>CSHROH</sub> | CSN HIGH to Rx DONEN output HIGH | - | 60 | ns | | t <sub>ROLDAL</sub> | Rx DONEN output LOW to DTACKN LOW <sup>9</sup> 40 | | - | ns | | t <sub>RRHDAL</sub> | Rx DMA REQN HIGH to DTACKN LOW <sup>9</sup> | 40 | - | ns | | t <sub>CSLDAL</sub> 13 | CSN LOW to DTACKN LOW <sup>9</sup> | $40 + \frac{1}{f_{CL}}$ | $130 + \frac{1.5}{f_{CL}}$ | ns | Figure 14. Transmit, Dual Address DMA | SYMBOL | PARAMETER | LIMITS Min Max | | UNIT | | |------------------------|-------------------------------------------------|-------------------------|----------------------------|------|--| | STWIBUL | TANAMETER | | | | | | t <sub>CSLTOL</sub> | CSN LOW to Tx DONEN output LOW | - | 100 | ns | | | tCSLTRH | | | | | | | t <sub>DALDIH</sub> | DTACKN LOW to Tx DONEN input HIGH9 | 0 | _ | ns | | | t <sub>DALTOH</sub> | DTACKN LOW to Tx DONEN output HIGH <sup>9</sup> | _ | 20 | ns | | | t <sub>TOLDAL</sub> | Tx DONEN output LOW to DTACKN LOW9 | 40 | - | ns | | | t <sub>TRHDAL</sub> | L Tx DMA REQN HIGH to DTACKN LOW9 | | _ | ns | | | t <sub>CSLDAL</sub> 13 | CSN LOW to DTACKN LOW <sup>9</sup> | $40 + \frac{1}{f_{CL}}$ | $130 + \frac{1.5}{f_{CL}}$ | ns | | | t <sub>CSLDIL</sub> | CSN LOW to Tx DONEN input LOW | 40 | _ | ns | | | t <sub>CSHTOH</sub> | OH CSN HIGH to Tx DONEN output HIGH – | | 60 | ns | | | tcshdih | CSN HIGH to Tx DONEN input HIGH | 25 | - | ns | | Figure 15. DMA Rx Read Timing—Single Address DMA # CMOS Dual universal serial communications controller (CDUSCC) SC68C562 ### DMA Rx Read Timing — Single Address DMA | SYMBOL | DADAMETER | LIF | MITS | UNIT | |---------------------|---------------------------------------------------------|-------------------------|----------------------------|------| | STWBUL | PARAMETER | Min | Max | UNII | | t <sub>RALDDV</sub> | Receive DMA ACKN LOW to read data valid | - | 130 | ns | | t <sub>DTLDTH</sub> | DTCN LOW to DTCN HIGH | 40 | - | ns | | t <sub>DALDTL</sub> | DTACKN LOW to DTCN LOW <sup>9</sup> | 0 | - | ns | | t <sub>DTLDDF</sub> | DTCN LOW to data bus float | _ | 60 | ns | | t <sub>RALDAL</sub> | Rx DMA ACK LOW to DTACKN LOW <sup>9</sup> | $40 + \frac{1}{f_{CL}}$ | $130 + \frac{1.5}{f_{CL}}$ | ns | | t <sub>DDVDAL</sub> | Read data valid to DTACKN LOW <sup>9</sup> | 20 | _ | ns | | t <sub>DTLDAH</sub> | DTCN LOW to DTACKN HIGH | - | 80 | ns | | t <sub>DTLDAZ</sub> | DTCN LOW to DTACKN high-impedance | - | 110 | ns | | t <sub>RRHDAL</sub> | Rx DMA REQN HIGH to DTACKN LOW <sup>9</sup> | 40 | - | ns | | t <sub>ROLDAL</sub> | Rx DONEN output LOW to DTACKN LOW9 | 40 | - | ns | | t <sub>RALRRH</sub> | Rx DMA ACKN LOW to receive DMA REQN HIGH | - | 100 | ns | | t <sub>RAHRAL</sub> | Receive DMA ACKN HIGH to LOW time | 30 | - | ns | | t <sub>RALROL</sub> | Rx DMA ACK LOW to Rx DONEN output LOW | - | 100 | ns | | t <sub>DTLROH</sub> | DTCN LOW to Rx DONEN output HIGH | - | 70 | ns | | t <sub>RALRAH</sub> | Rx DMA ACKN LOW to Rx DMA ACKN HIGH | 130 | _ | ns | | t <sub>RAHDDF</sub> | Rx DMA ACKN HIGH to data bus float | - | 60 | ns | | t <sub>RALDDA</sub> | Rx DMA ACKN LOW to data bus drivers active <sup>9</sup> | 10 | - | ns | | t <sub>RAHDDI</sub> | Rx DMA ACKN HIGH to data bus invalid | 5 | - | ns | | t <sub>DTLDDI</sub> | DTCN LOW to data bus invalid | 5 | _ | ns | | t <sub>RALDTL</sub> | Rx DMA ACKN LOW to DTCN LOW 130 - | | _ | ns | | t <sub>RAHDAH</sub> | Rx DMA ACKN HIGH to DTACKN HIGH - 70 | | 70 | ns | | t <sub>RAHDAZ</sub> | Rx DMA ACKN HIGH to DTACKN high-impedance | - | 100 | ns | | t <sub>RAHROH</sub> | Rx DMA ACKN HIGH to DONEN output HIGH | _ | 60 | ns | ## CMOS Dual universal serial communications controller (CDUSCC) SC68C562 ### DMA Tx Write Timing — Single Address DMA | SYMBOL | PARAMETER | LIN | LIMITS | | |---------------------|---------------------------------------------|-------------------------|----------------------------|------| | STWIBUL | PARAMETER | Min | Max | UNIT | | t <sub>DTLDTH</sub> | DTCN LOW to DTCN HIGH | 40 | | ns | | t <sub>DALDTL</sub> | DTACKN LOW to DTCN LOW9 | 0 | | ns | | t <sub>TALDAL</sub> | Tx DMA ACK LOW to DTACKN LOW <sup>9</sup> | $40 + \frac{1}{f_{CL}}$ | $130 + \frac{1.5}{f_{CL}}$ | ns | | t <sub>DTLDAH</sub> | DTCN LOW to DTACKN HIGH | | 80 | ns | | t <sub>DTLDAZ</sub> | DTCN LOW to DTACKN high-impedance | | 110 | ns | | t <sub>TRHDAL</sub> | Tx DMA REQN HIGH to DTACKN LOW <sup>9</sup> | 40 | | ns | | t <sub>TOLDAL</sub> | Tx DONEN output LOW to DTACKN LOW9 | 40 | | ns | | t <sub>DTLTOH</sub> | DTCN LOW to Tx DONEN output HIGH | | 70 | ns | | twdvdtl | DTL Write data valid to DTCN LOW | | | ns | | t <sub>DTLWDI</sub> | DTCN LOW to write data invalid | 20 | | ns | | t <sub>TALTRH</sub> | Tx DMA ACKN LOW to transmit DMA REQN HIGH | | 100 | ns | | t <sub>TAHTAL</sub> | Transmit DMA ACKN HIGH to LOW time | 30 | | ns | | t <sub>TALTOL</sub> | Tx DMA ACKN LOW to Tx DONEN output LOW | | 90 | ns | | t <sub>DILDTL</sub> | Transmit DONEN input LOW to DTCN LOW | 30 | | ns | | t <sub>DTLDIH</sub> | DTCN LOW to transmit DONEN input HIGH | 30 | | ns | | t <sub>TALTAH</sub> | Tx ACKN LOW to Tx ACKN HIGH | 100 | | ns | | t <sub>TAHWDI</sub> | Tx ACKN HIGH to write data invalid | 10 | | ns | | t <sub>WDVTAH</sub> | Write data valid to Tx DAKN HIGH | 40 | | ns | | t <sub>TAHDAH</sub> | Tx DAKN HIGH to DTACKN HIGH | | 70 | ns | | t <sub>TAHDAZ</sub> | Tx DAKN HIGH to DTACKN HIGH impedance | | 100 | ns | | t <sub>TAHTOH</sub> | Tx DAKN HIGH to DONEN output HIGH | | 60 | ns | | t <sub>DILTAH</sub> | DONEN input LOW to Tx DAKN HIGH | 30 | | ns | | t <sub>TAHDIH</sub> | Tx DAKN HIGH to DONEN input HIGH | 25 | | ns | | t <sub>TALDTL</sub> | Tx DAKN LOW to DTCN LOW | 100 | | ns | Figure 16. DMA Tx Write Timing—SIngle Address DMA ### CMOS Dual universal serial communications controller (CDUSCC) SC68C562 Figure 17. Figure 18. Test Conditions for Outputs Figure 19. Command Timing ## CMOS Dual universal serial communications controller (CDUSCC) SC68C562 Figure 20. Relationship Between Received Data and the Loop Control Output ## CMOS Dual universal serial communications controller (CDUSCC) SC68C562 ### **REVISION HISTORY** | Rev | Date | Description | |-----|----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | _3 | 20040329 | Product data (9397 750 13068). Supersedes data of 1998 Sep 04 (9397 750 04356) | | | | Modifications: | | | | <ul> <li>Remove reference to Type numbers SC68C562C1N and SC68C562A8A (product discontinued), and to<br/>"Industrial" temperature range throughout data sheet.</li> </ul> | | _2 | 19980904 | Product specification (9397 750 04356). ECN 853-1682 19973 of 04 September 1998.<br>Supersedes data of 1994 Apr 27. | | _1 | 19940427 | | ### CMOS Dual universal serial communications controller (CDUSCC) SC68C562 #### Data sheet status | Level | Data sheet status [1] | Product<br>status <sup>[2] [3]</sup> | Definitions | |-------|-----------------------|--------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | I | Objective data | Development | This data sheet contains data from the objective specification for product development. Philips Semiconductors reserves the right to change the specification in any manner without notice. | | II | Preliminary data | Qualification | This data sheet contains data from the preliminary specification. Supplementary data will be published at a later date. Philips Semiconductors reserves the right to change the specification without notice, in order to improve the design and supply the best possible product. | | III | Product data | Production | This data sheet contains data from the product specification. Philips Semiconductors reserves the right to make changes at any time in order to improve the design, manufacturing and supply. Relevant changes will be communicated via a Customer Product/Process Change Notification (CPCN). | <sup>[1]</sup> Please consult the most recently issued data sheet before initiating or completing a design. #### **Definitions** Short-form specification — The data in a short-form specification is extracted from a full data sheet with the same type number and title. For detailed information see the relevant data sheet or data handbook. Limiting values definition — Limiting values given are in accordance with the Absolute Maximum Rating System (IEC 60134). Stress above one or more of the limiting values may cause permanent damage to the device. These are stress ratings only and operation of the device at these or at any other conditions above those given in the Characteristics sections of the specification is not implied. Exposure to limiting values for extended periods may affect device reliability. Application information — Applications that are described herein for any of these products are for illustrative purposes only. Philips Semiconductors make no representation or warranty that such applications will be suitable for the specified use without further testing or modification. #### **Disclaimers** Life support — These products are not designed for use in life support appliances, devices, or systems where malfunction of these products can reasonably be expected to result in personal injury. Philips Semiconductors customers using or selling these products for use in such applications do so at their own risk and agree to fully indemnify Philips Semiconductors for any damages resulting from such application. Right to make changes — Philips Semiconductors reserves the right to make changes in the products—including circuits, standard cells, and/or software—described or contained herein in order to improve design and/or performance. When the product is in full production (status 'Production'), relevant changes will be communicated via a Customer Product/Process Change Notification (CPCN). Philips Semiconductors assumes no responsibility or liability for the use of any of these products, conveys no license or title under any patent, copyright, or mask work right to these products, and makes no representations or warranties that these products are free from patent, copyright, or mask work right infringement, unless otherwise specified. #### **Contact information** For additional information please visit http://www.semiconductors.philips.com. Fax: +31 40 27 24825 For sales offices addresses send e-mail to: sales.addresses@www.semiconductors.philips.com © Koninklijke Philips Electronics N.V. 2004 All rights reserved. Printed in U.S.A. Date of release: 03-04 Document order number: 9397 750 13068 Let's make things better. Philips Semiconductors <sup>[2]</sup> The product status of the device(s) described in this data sheet may have changed since this data sheet was published. The latest information is available on the Internet at URL http://www.semiconductors.philips.com. <sup>[3]</sup> For data sheets describing multiple type numbers, the highest-level product status determines the data sheet status.