# **TDC1047** ## Monolithic Video A/D Converter 7-Bit, 20Msps The TRW TDC1047 is a 20Msps (MegaSample Per Second) full-parallel (flash) analog-to-digital converter, capable of converting an analog signal with full-power frequency components up to 7MHz into 7-bit digital words. A sample-and-hold circuit is not necessary. All digital inputs and outputs are TTL compatible. The TDC1047 consists of 127 clocked latching comparators, combining logic, and an output buffer register. A single convert signal controls the conversion operation. The unit can be connected to give either true or inverted outputs in binary or offset two's complement coding. The TDC1047 is pin and function compatible with TRW's TDC1027, and offers increased performance with lower power dissipation. #### **Features** - 7-Bit Resolution - 1/2 LSB Linearity - Sample-And-Hold Circuit Not Required - 20Msps Conversion Rate - Selectable Output Format - Available In 24 Pin CERDIP ## **Applications** - Low-Cost Video Digitizing - · Medical Imaging - TV Special Effects - Video Simulators - Radar Data Conversion ## **Functional Block Diagram** 121 TRW LSI Products Inc. P.O. Box 2472 La Jolla, CA 92038 Phone: (619) 457-1000 FAX: (619) 455-6314 ©TRW Inc. 1990 40G01393 Rev. E-11/90 Printed in the U.S.A. ## **Pin Assignments** | V <sub>IN</sub> | 1 | 2 | t V <sub>IN</sub> | |----------------------|----|----------------|--------------------| | R <sub>T</sub> | 2 | d þ 2 | 3 RB | | A <sub>GND</sub> | 3 | ¢ þ2 | 2 A <sub>GND</sub> | | DGND | 4 | ¢ þ2 | 1 D <sub>GND</sub> | | NMINV | 5 | ¢ þ2 | CONV | | (MSB) D <sub>1</sub> | 6 | d þ 1: | 9 D7 (LSB) | | D <sub>2</sub> | 7 | <b>գ ի 1</b> ։ | 8 D <sub>6</sub> | | $D_3$ | 8 | | 7 D5 | | $D_4$ | 9 | <b>d</b> | 6 V <sub>CC</sub> | | v <sub>CC</sub> | 10 | <b>d þ1</b> ! | 5 NLINV | | VEE | 11 | d þ <b>1</b> . | 4 V <sub>EE</sub> | | AGND | 12 | () <b>1</b> : | | 24 Pin CERDIP - B7 Package ## **Functional Description** #### **General Information** The TDC1047 has three functional sections: a comparator array, encoding logic, and output latches. The comparator array compares the input signal with 127 reference voltages to produce an N-of-127 code (sometimes referred to as a "thermometer" code, as all the comparators referred to voltages more positive than the input signal will be off, and those referred to voltages more negative than the input signal will be on). The encoding logic converts the N-of-127 code into binary or offset two's complement coding, and can invert either output code. This coding function is controlled by DC signals on pins NMINV and NLINV. The output latch holds the output constant between updates. #### **Power** The TDC1047 operates from two supply voltages, +5.0V and -5.2V. The return for I<sub>CC</sub>, the current drawn from the +5.0V supply, is D<sub>GND</sub>. The return for I<sub>EE</sub>, the current drawn from the -5.2V supply, is A<sub>GND</sub>. All power and ground pins must be connected. #### Reference The TDC1047 converts analog signals in the range $V_{RB} \leq V_{IN} \leq V_{RT}$ into digital form. $V_{RB}$ (the voltage applied to the pin at the bottom of the reference resistor chain) and $V_{RT}$ (the voltage applied to the pin at the top of the reference resistor chain) should be between +0.1V and -1.1V. $V_{RT}$ should be more positive than $V_{RB}$ within that range. The voltage applied across the reference resistor chain ( $V_{RT}$ - $V_{RB}$ ) must be between 0.8V and 1.2V. The nominal voltages are $V_{RT} = 0.00V$ and $V_{RB} = -1.00V$ . These voltages may be varied dynamically up to 7MHz. Due to variation in the reference currents with clock and input signals, $R_T$ and $R_B$ should be low-impedance-to-ground points. For circuits in which the reference is not varied, a bypass capacitor to ground is recommended. If the reference inputs are exercised dynamically as in an Automatic Gain Control (AGC) circuit, a low-impedance reference source is recommended. #### **Controls** Two function control pins, NMINV and NLINV are provided. These controls are for DC (i.e., steady state) use. They permit the output coding to be either straight binary or offset two's complement, in either true or inverted sense, according to the *Output Coding Table*. These pins are active LOW as signified by the prefix "N" in the signal name. They may be tied to V<sub>CC</sub> for a logic "1" and D<sub>GND</sub> for a logic "0." #### Convert The TDC1047 requires a CONVert (CONV) signal. A sample is taken (the comparators are latched) within the Sampling Time Offset ( $t_{STO}$ ) of a rising edge on the CONV pin. The 127 to 7 encoding is performed on the falling edge of the CONV signal. The coded result is transferred to the output latches on the next rising edge. The outputs hold the previous data a minimum time ( $t_{HO}$ ) after the rising edge of the CONV signal. This permits the previous conversion result to be acquired by external circuitry at that rising edge, i.e., data for sample N is acquired by the external circuitry while the TDC1047 is taking input sample N+2. #### **Analog Input** The TDC1047 uses strobed latching comparators which cause the input impedance to vary with the signal level, as comparator input transistors are cut-off or become active. For optimal performance, both $V_{\mbox{\footnotesize{IN}}}$ pins must be used and the source impedance of the driving circuit must be less than 30 Ohms. The input signal will not damage the TDC1047 if it remains within the range of $V_{\mbox{\footnotesize{EE}}}$ to $+0.5\mbox{\footnotesize{V}}$ . If the input signal is between the $V_{\mbox{\footnotesize{RT}}}$ and $V_{\mbox{\footnotesize{RB}}}$ references, the output will be a binary number between 0 and 127 inclusive. A signal outside this range will indicate either full-scale positive or full-scale negative, depending on whether the signal is off-scale in the positive or negative direction. ## **TDC1047** ## Outputs The outputs of the TDC1047 are TTL compatible, and capable of driving four low-power Schottky TTL (54/74 LS) unit loads or the equivalent. The outputs hold the previous data a minimum time $\mbox{\{t$_{H0}\)}$ after the rising edge of the CONV signal. ## **Package Interconnections** | Signal<br>Type | Signal<br>Name | Function | Value | B7 Package Pins | |----------------|------------------|----------------------------------|-----------|-----------------| | Power | v <sub>cc</sub> | Positive Supply Voltage | + 5.0V | 10, 16 | | | V <sub>EE</sub> | Negative Supply Voltage | −5.2V | 11, 14 | | | D <sub>GND</sub> | Digital Ground | 0.0V | 4, 21 | | | AGND | Analog Ground | 0.0V | 3, 12, 13, 22 | | Reference | R <sub>T</sub> | Reference Resistor (Top) | V00.0 | 2 | | | R <sub>B</sub> | Reference Resistor (Bottom) | 1.00V | 23 | | Controls | NMINV | Not Most Significant Bit INVert | TTL | 5 | | | NLINV | Not Least Significant Bit INVert | TTL | 15 | | Convert | CONV | Convert | TTL | 20 | | Analog Input | V <sub>IN</sub> | Analog Signal Input | 0V to −1V | 1, 24 | | Outputs | D <sub>1</sub> | MSB Output | TTL | 6 | | | D <sub>2</sub> | | TTL | 7 | | | D <sub>3</sub> | | TTL | 8 | | | D <sub>4</sub> | | TTL | 9 | | | D <sub>5</sub> | | TTL | 17 | | | D <sub>6</sub> | | TTL | 18 | | | D <sub>7</sub> | LSB Output | TTL | 19 | TDC1047 77815 Figure 1. Timing Diagram Figure 2. Simplified Analog Input Equivalent Circuit Absolute maximum ratings (beyond which the device will be damaged)1 | Supply Voltage | 8 | |----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | V <sub>CC</sub> (measured to D <sub>GNO</sub> ) | | | V <sub>EE</sub> (measured to A <sub>GND</sub> )+0.5 to -7.0V | | | V <sub>CC</sub> (measured to D <sub>GND</sub> ) -0.5 to +7.0V V <sub>EE</sub> (measured to A <sub>GND</sub> ) +0.5 to -7.0V A <sub>GND</sub> (measured to D <sub>GND</sub> ) -0.5 to +0.5V | | Input Voltages | | | | CONV, NMINV, NLINV (measured to D <sub>GND</sub> ) | | | V <sub>IN</sub> , V <sub>RT</sub> , V <sub>RB</sub> (measured to A <sub>GND</sub> )+0.5 to V <sub>EE</sub> | | | V <sub>IN</sub> , V <sub>RT</sub> , V <sub>RB</sub> (measured to A <sub>GND</sub> ) | | Output | | | | Applied voltage (measured to D <sub>GND</sub> ) | | | Applied voltage (measured to $D_{\mbox{GND}}$ ) | | | Short circuit duration (single output in high state to ground) | | Temperature | | | | Operating, case | | | junction +175°C | | | Lead, soldering (10 seconds) +300°C | | | Storage | | Notes: | | 1. Absolute maximum ratings are limiting values applied individually while all other parameters are within specified operating conditions. - Functional operation under any of these conditions is NOT implied. 2. Applied voltage must be current limited to specified range. - 3. Forcing voltage must be limited to specified range. - 4. Current is specified as positive when flowing into the device. #### **Operating conditions** | | | Temperature Range | | | | | | | |----------------------------------|---------------------------------------------------------|-------------------|----------|-----------------|-----------------|----------|-----------------|-------| | | | | Standard | | | Extended | | | | Parameter | Test Conditions | Min | Nom | Max | Min | Nom | Max | Units | | v <sub>CC</sub> | Positive Supply Voltage (measured to D <sub>GND</sub> ) | 4.75 | 5.0 | 5.25 | 4.5 | 5.0 | 5.5 | V | | VEE | Negative Supply Voltage (measured to AGND) | -4.9 | -5.2 | -5.5 | -4.9 | -5.2 | -5.5 | ٧ | | VAGND | Analog Ground Voltage (measured to DGND) | -0.1 | 0.0 | 0.1 | ~0.1 | 0.0 | 0.1 | ٧ | | t <sub>PWL</sub> | CONV Pulse Width, LOW | 14 | | | 14 | | | ns | | t <sub>PWH</sub> | CONV Pulse Width, HIGH | 16 | | | 16 | | | ns | | V <sub>IL</sub> | Input Voltage, Logic LOW | | | 0.8 | | | 0.8 | ٧ | | VIH | Input Voltage, Logic HIGH | 2.0 | | | 2.0 | | | ٧ | | OL | Output Current, Logic LOW | | | 4.0 | | | 2.0 | mA | | I <sub>OH</sub> | Output Current, Logic HIGH | | | -0.4 | | | -0.4 | mΑ | | v <sub>RT</sub> | Most Positive Reference Input <sup>1</sup> | -0.1 | 0.0 | 0.1 | -0.1 | 0.0 | 0.1 | ٧ | | V <sub>RB</sub> | Most Negative Reference Input 1 | -0.9 | -1.0 | -1.1 | -0.9 | -1.0 | -1,1 | V | | V <sub>RT</sub> -V <sub>RB</sub> | Voltage Reference Differential | 0.8 | 1.0 | 1.2 | 0.8 | 1.0 | 1.2 | ٧ | | VIN | Input Voltage | v <sub>RB</sub> | | V <sub>RT</sub> | V <sub>RB</sub> | | V <sub>RT</sub> | ٧ | | T <sub>A</sub> | Ambient Temperature, Still Air | 0 | | 70 | | | | °C | | T <sub>C</sub> | Case Temperature | | | | -55 | | 125 | °C | Note: <sup>1.</sup> $V_{RT}$ must be more positive than $V_{RB}$ , and voltage reference differential must be within specified range. ## Electrical characteristics within specified operating conditions | | | | Temperature Range | | | | | |------------------|----------------------------------|----------------------------------------------------------------------------|-------------------|-------|----------|------|-------| | Parameter | | | | lard | Extended | | | | | | Test Conditions | Min | Max | Min | Max | Units | | ICC | Positive Supply Current | V <sub>CC</sub> = Max, static <sup>1</sup> | | 25 | | 30 | mA | | JEE | Negative Supply Current | V <sub>EE</sub> - Max, static <sup>1</sup> | | | | | | | | | T <sub>A</sub> - 0°C to 70°C | | - 170 | | | mA | | | | T <sub>A</sub> = 70°C | | - 135 | | | mA | | | | T <sub>C</sub> = -55°C to 125°C | | | | -220 | mA | | | | T <sub>C</sub> - 125°C | | | | -130 | mA | | IREF | Reference Current | V <sub>RT</sub> , V <sub>RB</sub> = Nom | | 35 | | 50 | mA | | R <sub>REF</sub> | Total Reference Resistance | | 28 | | 20 | | Ohms | | RiN | Input Equivalent Resistance | V <sub>RT</sub> , V <sub>RB</sub> = Nom, V <sub>IN</sub> = V <sub>RB</sub> | 100 | | 40 | | kOhms | | CIN | Input Capacitance | | | 60 | | 60 | pF | | I <sub>CB</sub> | Input Constant Bias Current | V <sub>EE</sub> - Max | | 150 | | 300 | μΑ | | | Input Current, Logic LOW | V <sub>CC</sub> - Max, V <sub>I</sub> - 0.5V CONV | | -0.4 | | -0.6 | mA | | | | NMINV, NLINV | | -0.6 | | -0.8 | mA | | ΉΗ | Input Current, Logic HIGH | V <sub>CC</sub> - Max, V <sub>1</sub> - 2.4V | | 50 | | 50 | μA | | l <sub>j</sub> | Input Current, Max Input Voltage | V <sub>CC</sub> - Max, V <sub>I</sub> - 5.5V | | 1.0 | | 1.0 | mA | | VOL | Output Voltage, Logic LOW | V <sub>CC</sub> - Min, I <sub>OL</sub> - Max | | 0.5 | | 0.5 | ٧ | | VOH | Output Voltage, Logic HIGH | V <sub>CC</sub> = Min, I <sub>OH</sub> = Max | 2.4 | | 2.4 | | ٧ | | los | Short Circuit Output Current | V <sub>CC</sub> - Max, one pin to ground, one second duration. | | -30 | | -30 | mA | | Cl | Digital Input Capacitance | T <sub>A</sub> - 25°C, F - 1MHz | | 15 | | 15 | pF | Note: ## Switching characteristics within specified operating conditions | | | | | Temperature Range | | | | | |----------------|-------------------------|------------------------------------------------------|------|-------------------|------|------|-------|--| | | | | Stan | dard | Exte | nded | | | | Param | eter | Test Conditions | Min | Max | Min | Max | Units | | | FS | Maximum Conversion Rate | V <sub>CC</sub> - Min, V <sub>EE</sub> - Min | 20 | | 20 | | MSPS | | | tst0 | Sampling Time Offset | V <sub>CC</sub> - Min, V <sub>EE</sub> - Min | | 7 | | 10 | ns | | | t <sub>D</sub> | Output Delay | V <sub>CC</sub> - Min, V <sub>EE</sub> - Min, Load 1 | | 30 | | 35 | กร | | | tH0 | Output Hold Time | V <sub>CC</sub> - Max, V <sub>EE</sub> - Max, Load 1 | 5 | | 5 | | ns | | <sup>1.</sup> Worst case, all digital inputs and outputs LOW. ## System performance characteristics within specified operating conditions | | | | Temperature Range | | | | | | |-----------------|---------------------------------------|-----------------------------------------|-------------------|-----|----------|-----|-----------|--| | | | | Standard | | Extended | | 1 | | | Paran | neter | Test Conditions | Min | Max | Min | Max | Units | | | ELI | Linearity Error Integral, Independent | V <sub>RT</sub> , V <sub>RB</sub> - Nom | | 0.4 | | 0.4 | % | | | E <sub>LD</sub> | Linearity Error Differential | | | 0.4 | | 0.4 | % | | | cs | Code Size | V <sub>RT</sub> , V <sub>RB</sub> - Nom | 30 | 170 | 30 | 170 | % Nominal | | | V <sub>OT</sub> | Offset Voltage Top | V <sub>IN</sub> - V <sub>RT</sub> | | +50 | | +50 | mV | | | V <sub>OB</sub> | Offset Voltage Bottom | V <sub>IN</sub> - V <sub>RB</sub> | | -30 | | -30 | mV | | | T <sub>CO</sub> | Temperature Coefficient | | | ±20 | | ±20 | μVI°C | | | BW | Bandwidth, Full Power Input | | 7 | | 7 | | MHz | | | tTR | Transient Response, Full Scale | | | 10 | | 10 | ns | | | SNR | Signal – to – Noise Ratio | 7MHz Bandwidth, | | | | | | | | | | 20MSPS Conversion Rate | | | | | , | | | | Peak Signal/RMS Noise | 1MHz Input | 48 | | 46 | | dB | | | | | 7MHz Input | 46 | | 44 | | dB | | | | RMS Signal/RMS Noise | 1MHz Input | 39 | | 37 | | dB | | | | | 7MHz Input | 37 | | 35 | | dB | | | E <sub>AP</sub> | Aperture Error | | | 50 | | 50 | ps | | | DP | Differential Phase Error 1 | F <sub>S</sub> = 4 x NTSC | | 1.5 | | 1.5 | Degree | | | DG | Differential Gain Error <sup>1</sup> | F <sub>S</sub> = 4 x NTSC | | 2.5 | | 2.5 | % | | Note: ## **Output Coding** | | | Bi | nary | Offset<br>Compl | | |------|--------------|-----------|----------|-----------------|----------| | Step | Range | True | Inverted | True | Inverted | | | -1.0000V FS | NMINV - 1 | 0 | 0 | 1 | | | 7.874mV STEP | NLINV - 1 | 0 | 1 | 0 | | 000 | 0.0000V | 0000000 | 1111111 | 1000000 | 0111111 | | 001 | -0.0078V | 0000001 | 1111110 | 1000001 | 0111110 | | • | • | • | • | • | • | | • | • | • | • | • | • | | • | • | • | • | • | • | | 063 | -0.4960V | 0111111 | 1000000 | 1111111 | 0000000 | | 064 | - 0.5039V | 1000000 | 0111111 | 0000000 | 1111111 | | • | • | • | • | • | • | | • | • | • | • | • | • | | • | • | • | • | • | • | | 126 | -1.9921V | 1111110 | 0000001 | 0111110 | 1000001 | | 127 | -1.0000V | 1111111 | 0000000 | 0111111 | 1000000 | Note: • <sup>1.</sup> In excess of quantization. <sup>1.</sup> Voltages are code midpoints when calibrated (see Calibration Section). #### Calibration To calibrate the TDC1047, adjust $V_{RT}$ and $V_{RB}$ to set the 1st and 127th thresholds to the desired voltages in the block diagram. Note that $R_1$ is greater than R, ensuring calibration with a positive voltage on $R_T$ . Assuming a 0V to -1V desired range, continuously strobe the converter with -0.0039V on the analog input, and adjust $V_{RT}$ for output toggling between codes 00 and 01. Then apply -0.9961V and adjust $V_{RB}$ for toggling between codes 126 and 127. Instead of adjusting $V_{RT},\,R_T$ can be connected to analog ground and the 0V end of the range calibrated with a buffer offset control. $R_B$ is a convenient point for gain adjust that is not in the analog signal path. These techniques are employed in Figure 5. Figure 5. Typical Interface Circuit 1. Unless otherwise specified, all resistors are 1/4W, 2%. 2. R1 = $$Z_{IN} - \left(\frac{1000 \text{ R2}}{1000 + \text{R2}}\right)$$ 3. R2 = $$\frac{1}{\sqrt{\frac{2V_{Range}}{V_{REF} Z_{IN}}} - 0.001}$$ **TDC1047** ## **Ordering Information** | Product<br>Number | Temperature Range | Screening | Package | Package<br>Marking | |-------------------|------------------------------------------|-------------|---------------|--------------------| | TDC1047B7C | $STD-T_A=0^{\circ}C$ to $70^{\circ}C$ | Commercial | 24 Pin CERDIP | 1047B7C | | TDC1047B7V | $EXT-T_C=-55^{\circ}C$ to $125^{\circ}C$ | MIL-STD-883 | 24 Pin CERDIP | 1047B7V | All parameters contained in this specification are guaranteed by design, characterization, sample testing or 100% testing as appropriate. TRW reserves the right to change products and specifications without notice. This information does not convey any license under patent rights of TRW Inc. or others. Life Support Policy — TRW LSI Products Inc. components are not designed for use in life support applications, wherein a failure or malfunction of the component can reasonably be expected to result in personal injury. The user of TRW LSI Products Inc. components in life support applications assumes all risk of such use and indemnifies TRW LSI Products Inc. against all damages.