# *TMS320F2810, TMS320F2811, TMS320F2812 TMS320C2810, TMS320C2811, TMS320C2812 Digital Signal Processors*

*Data Manual*

Literature Number: SPRS174Q April 2001 - Revised January 2010

PRODUCTION DATA information is current as<br>of publication date. Products conform to<br>specifications per the terms of Texas<br>Instruments standard warranty. Production<br>processing does not necessarily include<br>testing of all para



# **Contents**



*Contents*



*Section Page*



*Figures*

# **List of Figures**







# **List of Tables**



# *Table Page* 6-8 XCLKOUT Switching Characteristics (PLL Bypassed or Enabled) 105 6--9 Reset (XRS) Timing Requirements 105 ..................................................... 6--10 IDLE Mode Timing Requirements 109 ...................................................... 6--11 IDLE Mode Switching Characteristics 109 ................................................... 6--12 STANDBY Mode Timing Requirements 110 ................................................. 6--13 STANDBY Mode Switching Characteristics 110 .............................................. 6--14 HALT Mode Timing Requirements 112 ..................................................... 6--15 HALT Mode Switching Characteristics 112 .................................................. 6--16 PWM Switching Characteristics 113 ........................................................ 6--17 Timer and Capture Unit Timing Requirements 113 ........................................... 6--18 External ADC Start-of-Conversion -- EVA -- Switching Characteristics 114 ....................... 6--19 External ADC Start-of-Conversion -- EVB -- Switching Characteristics 114 ....................... 6--20 Interrupt Switching Characteristics 115 ..................................................... 6--21 Interrupt Timing Requirements 115 ......................................................... 6--22 General-Purpose Output Switching Characteristics 117 ....................................... 6--23 General-Purpose Input Timing Requirements 118 ............................................ 6--24 SPI Master Mode External Timing (Clock Phase = 0) 119 ..................................... 6--25 SPI Master Mode External Timing (Clock Phase = 1) 121 ..................................... 6--26 SPI Slave Mode External Timing (Clock Phase = 0) 123 ...................................... 6--27 SPI Slave Mode External Timing (Clock Phase = 1) 125 ...................................... 6--28 Relationship Between Parameters Configured in XTIMING and Duration of Pulse 127 ............ 6--29 XINTF Clock Configurations 129 ........................................................... 6--30 External Memory Interface Read Switching Characteristics 131 ................................ 6--31 External Memory Interface Read Timing Requirements 131 ................................... 6--32 External Memory Interface Write Switching Characteristics 132 ................................ 6-33 External Memory Interface Read Switching Characteristics (Ready-on-Read, 1 Wait State) .... 133 6-34 External Memory Interface Read Timing Requirements (Ready-on-Read, 1 Wait State) ........ 133 6--35 Synchronous XREADY Timing Requirements (Ready-on-Read, 1 Wait State) 133 ................ 6-36 Asynchronous XREADY Timing Requirements (Ready-on-Read, 1 Wait State) ................................... 6-37 External Memory Interface Write Switching Characteristics (Ready-on-Write, 1 Wait State) .... 136 6-38 Synchronous XREADY Timing Requirements (Ready-on-Write, 1 Wait State) ................................... 6-39 Asynchronous XREADY Timing Requirements (Ready-on-Write, 1 Wait State) .................................. 6--40 XHOLD/XHOLDA Timing Requirements (XCLKOUT = XTIMCLK) 140 .......................... 6--41 XHOLD/XHOLDA Timing Requirements (XCLKOUT = 1/2 XTIMCLK) 141 ....................... 6--42 DC Specifications .................................................................. 143 6--43 AC Specifications .................................................................... 144 6--44 ADC Power-Up Delays ............................................................... 145 6--45 Sequential Sampling Mode Timing 147 ..................................................... 6--46 Simultaneous Sampling Mode Timing 148 ................................................... 6--47 McBSP Timing Requirements 150 ......................................................... 6--48 McBSP Switching Characteristics 151 ...................................................... 6--49 McBSP as SPI Master or Slave Timing Requirements (CLKSTP = 10b, CLKXP = 0) 153 .......... 6--50 McBSP as SPI Master or Slave Switching Characteristics (CLKSTP = 10b, CLKXP = 0) 153 ...... 6--51 McBSP as SPI Master or Slave Timing Requirements (CLKSTP = 11b, CLKXP = 0) 154 .......... 6--52 McBSP as SPI Master or Slave Switching Characteristics (CLKSTP = 11b, CLKXP = 0) 154 ....... 6--53 McBSP as SPI Master or Slave Timing Requirements (CLKSTP = 10b, CLKXP = 1) 155 .......... 6--54 McBSP as SPI Master or Slave Switching Characteristics (CLKSTP = 10b, CLKXP = 1) 155 ......

### *Tables*

### *Table Page*



# **1 TMS320F281x, TMS320C281x DSPs**

- **1.1 Features**
	- **High-Performance Static CMOS Technology -- 150 MHz (6.67-ns Cycle Time)**
		- **-- Low-Power (1.8-V Core @135 MHz, 1.9-V Core @150 MHz, 3.3-V I/O) Design**
	- JTAG Boundary Scan Support<sup>†</sup>
	- $\bullet$  High-Performance 32-Bit CPU **(TMS320C28x)**
		- **-- 16 x 16 and 32 x 32 MAC Operations**
		- **-- 16 x 16 Dual MAC**
		- **-- Harvard Bus Architecture**
		- **-- Atomic Operations**
		- **-- Fast Interrupt Response and Processing**
		- **-- Unified Memory Programming Model**
		- **-- 4M Linear Program/Data Address Reach**
		- **-- Code-Efficient (in C/C++ and Assembly)**
		- **-- TMS320F24x/LF240x Processor Source Code Compatible**
	- $\bullet$  On-Chip Memory
		- **-- Flash Devices: Up to 128K x 16 Flash (Four 8K x 16 and Six 16K x 16 Sectors)**
		- **-- ROM Devices: Up to 128K x 16 ROM**
		- **-- 1K x 16 OTP ROM**
		- **-- L0 and L1: 2 Blocks of 4K x 16 Each Single-Access RAM (SARAM)**
		- **-- H0: 1 Block of 8K x 16 SARAM**
		- **-- M0 and M1: 2 Blocks of 1K x 16 Each SARAM**
	- Boot ROM (4K x 16)
		- **-- With Software Boot Modes**
		- **-- Standard Math Tables**
	- **•** External Interface (2812)
		- **-- Over 1M x 16 Total Memory**
		- **-- Programmable Wait States**
		- **-- Programmable Read/Write Strobe Timing**
		- **-- Three Individual Chip Selects**
	- **Clock and System Control** 
		- **-- Dynamic PLL Ratio Changes Supported**
		- **-- On-Chip Oscillator**
		- **-- Watchdog Timer Module**
	- $\bullet$  Three External Interrupts
	- D **Peripheral Interrupt Expansion (PIE) Block That Supports 45 Peripheral Interrupts**
	- **Three 32-Bit CPU-Timers**
- **128-Bit Security Key/Lock** 
	- **-- Protects Flash/ROM/OTP and L0/L1 SARAM**
	- **-- Prevents Firmware Reverse Engineering**
- **Motor Control Peripherals** 
	- **-- Two Event Managers (EVA, EVB)**
	- **-- Compatible to 240xA Devices**
- **•** Serial Port Peripherals
	- **-- Serial Peripheral Interface (SPI)**
	- **-- Two Serial Communications Interfaces (SCIs), Standard UART**
	- **-- Enhanced Controller Area Network (eCAN)**
	- **-- Multichannel Buffered Serial Port (McBSP)**
- **12-Bit ADC, 16 Channels** 
	- **-- 2 x 8 Channel Input Multiplexer**
	- **-- Two Sample-and-Hold**
	- **-- Single/Simultaneous Conversions**
	- **-- Fast Conversion Rate: 80 ns/12.5 MSPS**
- Up to 56 General Purpose I/O (GPIO) Pins
- **Advanced Emulation Features** 
	- **-- Analysis and Breakpoint Functions**
	- **-- Real-Time Debug via Hardware**
- D **Development Tools Include**
	- **-- ANSI C/C++ Compiler/Assembler/Linker**
	- **-- Code Composer Studio**™ **IDE**
	- **-- DSP/BIOS**™
	- **-- JTAG Scan Controllers†**
- **Low-Power Modes and Power Savings** 
	- **-- IDLE, STANDBY, HALT Modes Supported**
	- **-- Disable Individual Peripheral Clocks**
- **Package Options** 
	- **-- 179-Ball MicroStar BGA**™ **With External Memory Interface (GHH), (ZHH) (2812)**
	- **-- 176-Pin Low-Profile Quad Flatpack (LQFP) With External Memory Interface (PGF) (2812)**
	- **-- 128-Pin LQFP Without External Memory Interface (PBK) (2810, 2811)**
- **Temperature Options:** 
	- **-- A: --40**°**C to 85**°**C (GHH, ZHH, PGF, PBK)**
	- **-- S: --40**°**C to 125**°**C (GHH, ZHH, PGF, PBK)**
	- **-- Q: --40**°**C to 125**°**C (PGF, PBK) [Q100 Qualification]**

TMS320C24x, TMS320C28x, Code Composer Studio, DSP/BIOS, and MicroStar BGA are trademarks of Texas Instruments. All trademarks are the property of their respective owners.

† IEEE Standard 1149.1--1990, IEEE Standard Test-Access Port

# **1.2 Getting Started**

This section gives a brief overview of the steps to take when first developing for a C28x device. For more detail on each of these steps, see the following:

- *Getting Started With TMS320C28x Digital Signal Controllers* (literature number SPRAAM0).
- C2000 Getting Started Website (http://www.ti.com/c2000getstarted)
- TMS320F28x DSC Development and Experimenter's Kits (http://www.ti.com/f28xkits)

# **2 Introduction**

This section provides a summary of each device's features, lists the pin assignments, and describes the function of each pin. This document also provides detailed descriptions of peripherals, electrical specifications, parameter measurement information, and mechanical data about the available packaging.

### **2.1 Description**

The TMS320F2810, TMS320F2811, TMS320F2812, TMS320C2810, TMS320C2811, and TMS320C2812 devices, members of the TMS320C28x™ DSP generation, are highly integrated, high-performance solutions for demanding control applications. The functional blocks and the memory maps are described in Section 3, Functional Overview.

Throughout this document, TMS320F2810, TMS320F2811, and TMS320F2812 are abbreviated as F2810, F2811, and F2812, respectively. F281x denotes all three Flash devices. TMS320C2810, TMS320C2811, and TMS320C2812 are abbreviated as C2810, C2811, and C2812, respectively. C281x denotes all three ROM devices. 2810 denotes both F2810 and C2810 devices; 2811 denotes both F2811 and C2811 devices; and 2812 denotes both F2812 and C2812 devices.

# **2.2 Device Summary**

Table 2-1 provides a summary of each device's features.

| <b>FEATURE</b>                                   |                                       | TYPE <sup>#</sup> | F2810                                                 | F2811                 | F2812                                                | C2810                 | C2811                    | C2812                                                |  |
|--------------------------------------------------|---------------------------------------|-------------------|-------------------------------------------------------|-----------------------|------------------------------------------------------|-----------------------|--------------------------|------------------------------------------------------|--|
| Instruction Cycle (at 150 MHz)                   |                                       |                   | 6.67 ns                                               | 6.67 ns               | 6.67 ns                                              | 6.67 ns               | 6.67 ns                  | 6.67 ns                                              |  |
| Single-Access RAM (SARAM)<br>(16-bit word)       |                                       |                   | 18K                                                   | 18K                   | 18K                                                  | 18K                   | 18K                      | 18K                                                  |  |
| 3.3-V On-Chip Flash (16-bit word)                |                                       |                   | 64K                                                   | 128K                  | 128K                                                 |                       |                          |                                                      |  |
| On-Chip ROM (16-bit word)                        |                                       |                   | $\overline{\phantom{0}}$                              |                       |                                                      | 64K                   | 128K                     | 128K                                                 |  |
| Code Security for<br>On-Chip Flash/SARAM/OTP/ROM |                                       |                   | Yes                                                   | Yes                   | Yes                                                  | Yes                   | Yes                      | <b>Yes</b>                                           |  |
| <b>Boot ROM</b>                                  |                                       |                   | Yes                                                   | Yes<br>Yes            |                                                      | Yes                   | Yes                      | Yes                                                  |  |
| OTP ROM (1K X 16)                                |                                       |                   | Yes                                                   | Yes                   | Yes                                                  | Yes§                  | Yes§                     | Yes§                                                 |  |
| <b>External Memory Interface</b>                 |                                       | $\mathbf{1}$      | $\equiv$                                              | $\equiv$              | Yes                                                  |                       | $\overline{\phantom{m}}$ | Yes                                                  |  |
| Event Managers A and B<br>(EVA and EVB)          |                                       |                   | EVA, EVB                                              | EVA, EVB              | EVA, EVB                                             | EVA, EVB              | EVA, EVB                 | EVA, EVB                                             |  |
| General-Purpose (GP) Timers<br>$\bullet$         |                                       | $\equiv$          | 4                                                     | $\overline{4}$        | $\overline{4}$                                       | $\overline{4}$        | 4                        | 4                                                    |  |
| • Compare (CMP)/PWM                              |                                       | 0                 | 16                                                    | 16                    | 16                                                   | 16                    | 16                       | 16                                                   |  |
| • Capture (CAP)/QEP Channels                     |                                       | $\mathbf 0$       | 6/2                                                   | 6/2                   | 6/2                                                  | 6/2                   | 6/2                      | 6/2                                                  |  |
| Watchdog Timer                                   |                                       |                   | Yes                                                   | Yes                   | Yes                                                  | Yes                   | Yes                      | Yes                                                  |  |
| 12-Bit ADC                                       |                                       |                   | Yes                                                   | Yes                   | Yes                                                  | Yes                   | Yes                      | Yes                                                  |  |
| • Channels                                       |                                       | $\overline{c}$    | 16                                                    | 16                    | 16                                                   | 16                    | 16                       | 16                                                   |  |
| 32-Bit CPU Timers                                |                                       |                   | 3                                                     | 3                     | 3                                                    | 3                     | 3                        | 3                                                    |  |
| <b>SPI</b>                                       |                                       | $\mathbf 0$       | Yes                                                   | Yes                   | Yes                                                  | Yes                   | Yes                      | Yes                                                  |  |
| SCIA, SCIB                                       |                                       | 0                 | SCIA, SCIB                                            | SCIA, SCIB            | SCIA, SCIB                                           | SCIA, SCIB            | SCIA, SCIB               | SCIA, SCIB                                           |  |
| CAN                                              |                                       | $\Omega$          | Yes                                                   | Yes                   | Yes                                                  | Yes                   | Yes                      | Yes                                                  |  |
| <b>McBSP</b>                                     |                                       | 0                 | Yes                                                   | Yes                   | Yes                                                  | Yes                   | Yes                      | Yes                                                  |  |
| Digital I/O Pins (Shared)                        |                                       | —                 | 56                                                    | 56                    | 56                                                   | 56                    | 56                       | 56                                                   |  |
| <b>External Interrupts</b>                       |                                       |                   | 3                                                     | 3                     | 3                                                    | 3                     | 3                        | 3                                                    |  |
| <b>Supply Voltage</b>                            |                                       | $\equiv$          | 1.8-V Core, (135 MHz) 1.9-V Core (150 MHz), 3.3-V I/O |                       |                                                      |                       |                          |                                                      |  |
| Packaging                                        |                                       |                   | 128-pin<br><b>PBK</b>                                 | 128-pin<br><b>PBK</b> | 179-ball<br>GHH and<br>ZHH;<br>176-pin<br><b>PGF</b> | 128-pin<br><b>PBK</b> | 128-pin<br><b>PBK</b>    | 179-ball<br>GHH and<br>ZHH;<br>176-pin<br><b>PGF</b> |  |
| Temperature<br>Options                           | A: $-40^{\circ}$ C to 85 $^{\circ}$ C |                   | Yes                                                   | Yes                   | Yes                                                  | Yes                   | Yes                      | Yes                                                  |  |
|                                                  | S: -40°C to 125°C                     |                   | Yes                                                   | Yes                   | Yes                                                  | Yes                   | Yes                      | Yes                                                  |  |
|                                                  | Q: -40°C to 125°C                     |                   | Yes                                                   | Yes                   | PGF only                                             | Yes                   | Yes                      | PGF only                                             |  |
| Product Status <sup>1</sup>                      |                                       |                   | <b>TMS</b>                                            | <b>TMS</b>            | <b>TMS</b>                                           | <b>TMS</b>            | <b>TMS</b>               | <b>TMS</b>                                           |  |

**Table 2--1. Hardware Features†**

† The *TMS320F2810, TMS320F2811, TMS320F2812, TMS320C2810, TMS320C2811, TMS320C2812 DSP Silicon Errata* (literature number SPRZ193) has been posted on the Texas Instruments (TI) website. It will be updated as needed.

‡ A type change represents a major functional feature difference in a peripheral module. Within a peripheral type, there may be minor differences between devices that do not affect the basic functionality of the module. These device-specific differences are listed in the *TMS320x28xx, 28xxx DSP Peripheral Reference Guide* (literature number SPRU566) and in the peripheral reference guides.

§ On C281x devices, OTP is replaced by a 1K X 16 block of ROM.

¶ See Section 5.1, Device and Development Support Tool Nomenclature for descriptions of device stages.

### **2.3 Pin Assignments**

Figure 2-1 illustrates the ball locations for the 179-ball GHH and ZHH ball grid array (BGA) package. Figure 2-2 shows the pin assignments for the 176-pin PGF low-profile quad flatpack (LQFP) and Figure 2-3 shows the pin assignments for the 128-pin PBK LQFP. Table 2-2 describes the function(s) of each pin.

### *2.3.1 Terminal Assignments for the GHH Package*

See Table 2-2 for a description of each terminal's function(s).



# *2.3.2 Pin Assignments for the PGF Package*

The TMS320F2812 and TMS320C2812 176-pin PGF low-profile quad flatpack (LQFP) pin assignments are shown in Figure 2-2. See Table 2-2 for a description of each pin's function(s).



**Figure 2--2. TMS320F2812 and TMS320C2812 176-Pin PGF LQFP (Top View)**

# *2.3.3 Pin Assignments for the PBK Package*

The TMS320F2810, TMS320F2811, TMS320C2810, and TMS320C2811 128-pin PBK low-profile quad flatpack (LQFP) pin assignments are shown in Figure 2-3. See Table 2-2 for a description of each pin's function(s).



Figure 2-3. TMS320F2810, TMS320F2811, TMS320C2810, and TMS320C2811 128-Pin PBK LQFP **(Top View)**

# **2.4 Signal Descriptions**

Table 2-2 specifies the signals on the F281x and C281x devices. All digital inputs are TTL-compatible. All outputs are 3.3 V with CMOS levels. Inputs are not 5-V tolerant. A 100-μA (or 20-μA) pullup/pulldown is used.



### Table 2-2. Signal Descriptions<sup>†</sup>

† Typical drive strength of the output buffer for all pins is 4 mA except for TDO, XCLKOUT, XF, XINTF, EMU0, and EMU1 pins, which are 8 mA.

 $\ddagger$  I = Input, O = Output, Z = High impedance





‡ I = Input, O = Output, Z = High impedance

|                                       | PIN NO.             |                       |                              |                    |                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |
|---------------------------------------|---------------------|-----------------------|------------------------------|--------------------|--------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| <b>NAME</b>                           | 179-BALL<br>GHH/ZHH | 176-PIN<br><b>PGF</b> | <b>128-PIN</b><br><b>PBK</b> | $I/O/Z^{\ddagger}$ | PU/PD <sup>§</sup> | <b>DESCRIPTION</b>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |
| <b>JTAG AND MISCELLANEOUS SIGNALS</b> |                     |                       |                              |                    |                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |
| X1/XCLKIN                             | K <sub>9</sub>      | 77                    | 58                           |                    |                    | Oscillator Input - input to the internal oscillator. This<br>pin is also used to feed an external clock. The 28x<br>can be operated with an external clock source,<br>provided that the proper voltage levels be driven on<br>the X1/XCLKIN pin. It should be noted that the<br>X1/XCLKIN pin is referenced to the 1.8-V (or 1.9-V)<br>core digital power supply $(V_{DD})$ , rather than the<br>3.3-V I/O supply (V <sub>DDIO</sub> ). A clamping diode may be<br>used to clamp a buffered clock signal to ensure that<br>the logic-high level does not exceed $V_{DD}$ (1.8 V or<br>1.9 V) or a 1.8-V oscillator may be used.                                 |  |
| X2                                    | M <sub>9</sub>      | 76                    | 57                           | $\circ$            |                    | Oscillator Output                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |
| <b>XCLKOUT</b>                        | F11                 | 119                   | 87                           | O                  |                    | Output clock derived from SYSCLKOUT to be used<br>for external wait-state generation and as a<br>general-purpose clock source. XCLKOUT is either<br>the same frequency, $1/2$ the frequency, or $1/4$ the<br>frequency of SYSCLKOUT. At reset, XCLKOUT =<br>SYSCLKOUT/4. The XCLKOUT signal can be<br>turned off by setting bit 3 (CLKOFF) of the<br>XINTCNF2 register to 1. Unlike other GPIO pins, the<br>XCLKOUT pin is not placed in a high impedance<br>state during reset.                                                                                                                                                                                |  |
| <b>TESTSEL</b>                        | A13                 | 134                   | 97                           | $\mathbf{I}$       | <b>PD</b>          | Test Pin. Reserved for TI. Must be connected to<br>ground.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |
| <b>XRS</b>                            | D <sub>6</sub>      | 160                   | 113                          | I/O                | PU                 | Device Reset (in) and Watchdog Reset (out).<br>Device reset. XRS causes the device to terminate<br>execution. The PC will point to the address<br>contained at the location 0x3FFFC0. When XRS is<br>brought to a high level, execution begins at the<br>location pointed to by the PC. This pin is driven low<br>by the DSP when a watchdog reset occurs. During<br>watchdog reset, the $\overline{XRS}$ pin will be driven low for the<br>watchdog reset duration of 512 XCLKIN cycles.<br>The output buffer of this pin is an open-drain with an<br>internal pullup (100 µA, typical). It is recommended<br>that this pin be driven by an open-drain device. |  |
| TEST <sub>1</sub>                     | M7                  | 67                    | 51                           | I/O                |                    | Test Pin. Reserved for TI. On F281x devices, TEST1<br>must be left unconnected. On C281x devices, this<br>pin is a "no connect (NC)" (i.e., this pin is not<br>connected to any circuitry internal to the device).                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |
| TEST <sub>2</sub>                     | N7                  | 66                    | 50                           | I/O                |                    | Test Pin. Reserved for TI. On F281x devices, TEST2<br>must be left unconnected. On C281x devices, this<br>pin is a "no connect (NC)" (i.e., this pin is not<br>connected to any circuitry internal to the device).                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |

Table 2-2. Signal Descriptions<sup>†</sup> (Continued)

† Typical drive strength of the output buffer for all pins is 4 mA except for TDO, XCLKOUT, XF, XINTF, EMU0, and EMU1 pins, which are 8 mA.  $\ddagger$  I = Input, O = Output, Z = High impedance





‡ I = Input, O = Output, Z = High impedance

|                                 | PIN NO.             |                              |                              |                |                    |                                                                                                                                                                                                                                                                                                                                                                                                                              |  |  |
|---------------------------------|---------------------|------------------------------|------------------------------|----------------|--------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| <b>NAME</b>                     | 179-BALL<br>GHH/ZHH | <b>176-PIN</b><br><b>PGF</b> | <b>128-PIN</b><br><b>PBK</b> | $I/O/Z^+$      | PU/PD <sup>§</sup> | <b>DESCRIPTION</b>                                                                                                                                                                                                                                                                                                                                                                                                           |  |  |
| <b>JTAG (CONTINUED)</b>         |                     |                              |                              |                |                    |                                                                                                                                                                                                                                                                                                                                                                                                                              |  |  |
|                                 | C <sub>9</sub>      | 146                          | 105                          | I/O/Z          | PU                 | Emulator pin 1. When TRST is driven high, this pin<br>is used as an interrupt to or from the emulator<br>system and is defined as input/output through the<br>JTAG scan. This pin is also used to put the device<br>into boundary-scan mode. With the EMU0 pin at a<br>logic-high state and the EMU1 pin at a logic-low<br>state, a rising edge on the TRST pin would latch<br>the device into boundary-scan mode.           |  |  |
| EMU1                            |                     |                              |                              |                |                    | NOTE: An external pullup resistor is<br>recommended on this pin. The value of this<br>resistor should be based on the drive strength of<br>the debugger pods applicable to the design. A<br>2.2-k $\Omega$ to 4.7-k $\Omega$ resistor is generally adequate.<br>Since this is application-specific, it is<br>recommended that each target board be validated<br>for proper operation of the debugger and the<br>application. |  |  |
| <b>ADC ANALOG INPUT SIGNALS</b> |                     |                              |                              |                |                    |                                                                                                                                                                                                                                                                                                                                                                                                                              |  |  |
| <b>ADCINA7</b>                  | <b>B5</b>           | 167                          | 119                          | ı              |                    |                                                                                                                                                                                                                                                                                                                                                                                                                              |  |  |
| ADCINA6                         | D <sub>5</sub>      | 168                          | 120                          | $\mathbf{I}$   |                    |                                                                                                                                                                                                                                                                                                                                                                                                                              |  |  |
| ADCINA5                         | E <sub>5</sub>      | 169                          | 121                          | $\mathbf{I}$   |                    |                                                                                                                                                                                                                                                                                                                                                                                                                              |  |  |
| ADCINA4                         | A4                  | 170                          | 122                          | $\mathbf{I}$   |                    | 8-Channel analog inputs for Sample-and-Hold A.<br>The ADC pins should not be driven before V <sub>DDA1</sub> ,                                                                                                                                                                                                                                                                                                               |  |  |
| ADCINA3                         | B4                  | 171                          | 123                          | $\mathbf{I}$   |                    | $V_{DDA2}$ , and $V_{DDAIO}$ pins have been fully powered up.                                                                                                                                                                                                                                                                                                                                                                |  |  |
| ADCINA2                         | C <sub>4</sub>      | 172                          | 124                          | $\mathbf{I}$   |                    |                                                                                                                                                                                                                                                                                                                                                                                                                              |  |  |
| ADCINA1                         | D4                  | 173                          | 125                          | $\mathbf{I}$   |                    |                                                                                                                                                                                                                                                                                                                                                                                                                              |  |  |
| ADCINA0                         | A <sub>3</sub>      | 174                          | 126                          | $\overline{1}$ |                    |                                                                                                                                                                                                                                                                                                                                                                                                                              |  |  |
| ADCINB7                         | F <sub>5</sub>      | 9                            | 9                            | $\mathbf{I}$   |                    |                                                                                                                                                                                                                                                                                                                                                                                                                              |  |  |
| ADCINB6                         | D <sub>1</sub>      | 8                            | 8                            | $\mathbf{I}$   |                    |                                                                                                                                                                                                                                                                                                                                                                                                                              |  |  |
| ADCINB5                         | D <sub>2</sub>      | $\overline{7}$               | $\overline{7}$               | $\mathbf{I}$   |                    | 8-Channel Analog Inputs for Sample-and-Hold B.                                                                                                                                                                                                                                                                                                                                                                               |  |  |
| ADCINB4                         | D <sub>3</sub>      | 6                            | 6                            | $\mathbf{I}$   |                    | The ADC pins should not be driven before the                                                                                                                                                                                                                                                                                                                                                                                 |  |  |
| ADCINB3                         | C <sub>1</sub>      | 5                            | 5                            | $\mathbf{I}$   |                    | V <sub>DDA1</sub> , V <sub>DDA2</sub> , and V <sub>DDAIO</sub> pins have been fully                                                                                                                                                                                                                                                                                                                                          |  |  |
| ADCINB2                         | <b>B1</b>           | 4                            | 4                            | $\mathbf{I}$   |                    | powered up.                                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |
| ADCINB1                         | C <sub>3</sub>      | 3                            | 3                            | $\mathsf{I}$   |                    |                                                                                                                                                                                                                                                                                                                                                                                                                              |  |  |
| ADCINB0                         | C <sub>2</sub>      | $\overline{2}$               | $\overline{2}$               |                |                    |                                                                                                                                                                                                                                                                                                                                                                                                                              |  |  |

**Table 2--2. Signal Descriptions† (Continued)**

 $\dagger$  I = Input, O = Output, Z = High impedance





‡ I = Input, O = Output, Z = High impedance



# Table 2-2. Signal Descriptions<sup>†</sup> (Continued)

† Typical drive strength of the output buffer for all pins is 4 mA except for TDO, XCLKOUT, XF, XINTF, EMU0, and EMU1 pins, which are 8 mA.

‡ I = Input, O = Output, Z = High impedance





‡ I = Input, O = Output, Z = High impedance

|                                   | PIN NO.              |                              |                              |                    |                           |                                                                                 |  |
|-----------------------------------|----------------------|------------------------------|------------------------------|--------------------|---------------------------|---------------------------------------------------------------------------------|--|
| <b>NAME</b>                       | 179-BALL<br>GHH/ZHH  | <b>176-PIN</b><br><b>PGF</b> | <b>128-PIN</b><br><b>PBK</b> | $I/O/Z^{\ddagger}$ | <b>PU/PD</b> <sup>§</sup> | <b>DESCRIPTION</b>                                                              |  |
| <b>GPIOB OR EVB SIGNALS</b>       |                      |                              |                              |                    |                           |                                                                                 |  |
| GPIOB0 - PWM7 (O)                 | N <sub>2</sub>       | 45                           | 33                           | I/O                | PU                        | GPIO or PWM Output Pin #7                                                       |  |
| GPIOB1 - PWM8 (O)                 | P <sub>2</sub><br>46 |                              | 34                           | I/O                | PU                        | GPIO or PWM Output Pin #8                                                       |  |
| GPIOB2 - PWM9 (O)                 | N <sub>3</sub>       | 47                           | 35                           | I/O                | PU                        | GPIO or PWM Output Pin #9                                                       |  |
| GPIOB3 - PWM10 (O)                | P <sub>3</sub>       | 48                           | 36                           | I/O                | PU                        | GPIO or PWM Output Pin #10                                                      |  |
| GPIOB4 - PWM11 (O)                | L <sub>4</sub>       | 49                           | 37                           | I/O                | PU                        | GPIO or PWM Output Pin #11                                                      |  |
| GPIOB5 - PWM12 (O)                | M4                   | 50                           | 38                           | I/O                | PU                        | GPIO or PWM Output Pin #12                                                      |  |
| GPIOB6-<br>T3PWM_T3CMP(I)         | K5                   | 53                           | 40                           | I/O                | PU                        | GPIO or Timer 3 Output                                                          |  |
| GPIOB7-<br>T4PWM_T4CMP(I)         | N5                   | 55                           | 41                           | I/O                | PU                        | GPIO or Timer 4 Output                                                          |  |
| GPIOB8 - CAP4 QEP3 (I)            | M <sub>5</sub>       | 57                           | 43                           | I/O                | PU                        | GPIO or Capture Input #4                                                        |  |
| GPIOB9 - CAP5_QEP4 (I)            | M6                   | 59                           | 44                           | I/O                | PU                        | GPIO or Capture Input #5                                                        |  |
| GPIOB10-<br>CAP6_QEPI2(I)         | P <sub>6</sub>       | 60                           | 45                           | I/O                | PU                        | GPIO or Capture Input #6                                                        |  |
| GPIOB11 - TDIRB (I)               | L8                   | 71                           | 54                           | I/O                | PU                        | <b>GPIO or Timer Direction</b>                                                  |  |
| GPIOB12 - TCLKINB (I)             | K8                   | 72                           | 55                           | I/O                | PU                        | GPIO or Timer Clock Input                                                       |  |
| GPIOB13 - C4TRIP (I)              | N <sub>6</sub>       | 61                           | 46                           | I/O                | PU                        | GPIO or Compare 4 Output Trip                                                   |  |
| GPIOB14 - C5TRIP (I)              | L6                   | 62                           | 47                           | I/O                | PU                        | GPIO or Compare 5 Output Trip                                                   |  |
| GPIOB15 - C6TRIP (I)              | K7                   | 63                           | 48                           | I/O                | PU                        | GPIO or Compare 6 Output Trip                                                   |  |
| <b>GPIOD OR EVA SIGNALS</b>       |                      |                              |                              |                    |                           |                                                                                 |  |
| GPIOD0 -<br>T1CTRIP_PDPINTA (I)   | H <sub>14</sub>      | 110                          | 81                           | I/O                | PU                        | GPIO or Timer 1 Compare Output Trip                                             |  |
| GPIOD1 -<br>T2CTRIP/EVASOC (I)    | G <sub>10</sub>      | 115                          | 84                           | I/O                | PU                        | GPIO or Timer 2 Compare Output Trip or External<br>ADC Start-of-Conversion EV-A |  |
| <b>GPIOD OR EVB SIGNALS</b>       |                      |                              |                              |                    |                           |                                                                                 |  |
| GPIOD5 -<br>T3CTRIP PDPINTB (I)   | P <sub>10</sub>      | 79                           | 60                           | I/O                | PU                        | GPIO or Timer 3 Compare Output Trip                                             |  |
| GPIOD6-<br>T4CTRIP/EVBSOC (I)     | P <sub>11</sub>      | 83                           | 61                           | 1/O                | PU                        | GPIO or Timer 4 Compare Output Trip or External<br>ADC Start-of-Conversion EV-B |  |
| <b>GPIOE OR INTERRUPT SIGNALS</b> |                      |                              |                              |                    |                           |                                                                                 |  |
| GPIOE0 - XINT1_XBIO (I)           | D <sub>9</sub>       | 149                          | 106                          | I/O/Z              |                           | GPIO or XINT1 or XBIO input                                                     |  |
| GPIOE1 -<br>XINT2_ADCSOC(I)       | D8                   | 151                          | 108                          | I/O/Z              |                           | GPIO or XINT2 or ADC start of conversion                                        |  |
| GPIOE2 -<br>XNMI XINT13 (I)       | E8                   | 150                          | 107                          | I/O                | PU                        | GPIO or XNMI or XINT13                                                          |  |
| <b>GPIOF OR SPI SIGNALS</b>       |                      |                              |                              |                    |                           |                                                                                 |  |
| GPIOF0 - SPISIMOA (O)             | M1                   | 40                           | 31                           | I/O/Z              | -                         | GPIO or SPI slave in, master out                                                |  |
| GPIOF1 - SPISOMIA (I)             | N1                   | 41                           | 32                           | I/O/Z              | -                         | GPIO or SPI slave out, master in                                                |  |
| GPIOF2 - SPICLKA (I/O)            | K <sub>2</sub>       | 34                           | 27                           | I/O/Z              | $\frac{1}{2}$             | GPIO or SPI clock                                                               |  |
| GPIOF3 - SPISTEA (I/O)            | K4                   | 35                           | 28                           | I/O/Z              | $\frac{1}{2}$             | GPIO or SPI slave transmit enable                                               |  |

**Table 2--2. Signal Descriptions† (Continued)**

‡ I = Input, O = Output, Z = High impedance





‡ I = Input, O = Output, Z = High impedance

§ PU = pin has internal pullup; PD = pin has internal pulldown. Pullup/pulldown strength is given in Section 6.3. The pullups/pulldowns are enabled in boundary scan mode.

# **NOTE:**

Other than the power supply pins, no pin should be driven before the 3.3-V rail has reached recommended operating conditions. However, it is acceptable for an I/O pin to ramp along with the 3.3-V supply.

# **3 Functional Overview**



- B. XINTF is available on the F2812 and C2812 devices only.
- C. On C281x devices, the OTP is replaced with a 1K X 16 block of ROM

**Figure 3-1. Functional Block Diagram** 



Only one of these vector maps—M0 vector, PIE vector, BROM vector, XINTF vector—should be enabled at a time.

NOTES: A. Memory blocks are not to scale.

- B. Reserved locations are reserved for future expansion. Application should not access these areas.
- C. Boot ROM and Zone 7 memory maps are active either in on-chip or XINTF zone depending on MP/MC, not in both.
- D. Peripheral Frame 0, Peripheral Frame 1, and Peripheral Frame 2 memory maps are restricted to data memory only. User program cannot access these memory maps in program space.
- E. "Protected" means the order of Write followed by Read operations is preserved rather than the pipeline order.
- F. Certain memory ranges are EALLOW protected against spurious writes after configuration.
- G. Zones 0 and 1 and Zones 6 and 7 share the same chip select; hence, these memory blocks have mirrored locations.

### **Figure 3--2. F2812/C2812 Memory Map**



Only one of these vector maps—M0 vector, PIE vector, BROM vector, XINTF vector—should be enabled at a time.

NOTES: A. Memory blocks are not to scale.

- B. Reserved locations are reserved for future expansion. Application should not access these areas.
- C. Peripheral Frame 0, Peripheral Frame 1, and Peripheral Frame 2 memory maps are restricted to data memory only. User program cannot access these memory maps in program space.
- D. "Protected" means the order of Write followed by Read operations is preserved rather than the pipeline order.
- E. Certain memory ranges are EALLOW protected against spurious writes after configuration.

### **Figure 3--3. F2811/C2811 Memory Map**



Only one of these vector maps—M0 vector, PIE vector, BROM vector—should be enabled at a time.

NOTES: A. Memory blocks are not to scale.

- B. Reserved locations are reserved for future expansion. Application should not access these areas.
- C. Peripheral Frame 0, Peripheral Frame 1, and Peripheral Frame 2 memory maps are restricted to data memory only. User program cannot access these memory maps in program space.
- D. "Protected" means the order of Write followed by Read operations is preserved rather than the pipeline order.
- E. Certain memory ranges are EALLOW protected against spurious writes after configuration.

### **Figure 3--4. F2810/C2810 Memory Map**

| <b>ADDRESS RANGE</b>   | <b>PROGRAM AND DATA SPACE</b>                                           |
|------------------------|-------------------------------------------------------------------------|
| 0x3D 8000<br>0x3D 9FFF | Sector J, 8K x 16                                                       |
| 0x3D A000<br>0x3D BFFF | Sector I, 8K x 16                                                       |
| 0x3D C000<br>0x3D FFFF | Sector H, 16K x 16                                                      |
| 0x3E 0000<br>0x3E 3FFF | Sector G, 16K x 16                                                      |
| 0x3E 4000<br>0x3E 7FFF | Sector F, 16K x 16                                                      |
| 0x3E 8000<br>0x3E BFFF | Sector E, 16K x 16                                                      |
| 0x3E C000<br>0x3E FFFF | Sector D, 16K x 16                                                      |
| 0x3F 0000<br>0x3F 3FFF | Sector C, 16K x 16                                                      |
| 0x3F 4000<br>0x3F 5FFF | Sector B, 8K x 16                                                       |
| 0x3F 6000              | Sector A, 8K x 16                                                       |
| 0x3F 7F80<br>0x3F 7FF5 | Program to 0x0000 when using the<br><b>Code Security Module</b>         |
| 0x3F 7FF6<br>0x3F 7FF7 | Boot-to-Flash (or ROM) Entry Point<br>(program branch instruction here) |
| 0x3F 7FF8<br>0x3F 7FFF | Security Password (128-Bit)<br>(Do not program to all zeros)            |

Table 3-1. Addresses of Flash Sectors in F2812 and F2811

### Table 3-2. Addresses of Flash Sectors in F2810



The "Low 64K" of the memory address range maps into the data space of the 240x. The "High 64K" of the memory address range maps into the program space of the 24x/240x. 24x/240x-compatible code will execute only from the "High 64K" memory area. Hence, the top 32K of Flash/ROM and H0 SARAM block can be used to run 24x/240x-compatible code (if MP/MC mode is low) or, on the 2812, code can be executed from XINTF Zone 7 (if MP/MC mode is high).

The XINTF consists of five independent zones. One zone has its own chip select and the remaining four zones share two chip selects. Each zone can be programmed with its own timing (wait states) and to either sample or ignore external ready signal. This makes interfacing to external peripherals easy and glueless.

### **NOTE:**

The chip selects of XINTF Zone 0 and Zone 1 are merged into a single chip select  $(XZCSOAND1)$ ; and the chip selects of XINTF Zone 6 and Zone 7 are merged into a single chip select (XZCS6AND7). See Section 3.5, "External Interface, XINTF (2812 only)", for details.

Peripheral Frame 1, Peripheral Frame 2, and XINTF Zone 1 are grouped together to enable these blocks to be "write/read peripheral block protected". The "protected" mode ensures that all accesses to these blocks happen as written. Because of the C28x pipeline, a write immediately followed by a read, to different memory locations, will appear in reverse order on the memory bus of the CPU. This can cause problems in certain peripheral applications where the user expected the write to occur first (as written). The C28x CPU supports a block protection mode where a region of memory can be protected to make sure that operations occur as written (the penalty is extra cycles that are added to align the operations). This mode is programmable and, by default, it will protect the selected zones.

On the 2812, at reset, XINTF Zone 7 is accessed if the XMP/MC pin is pulled high. This signal selects microprocessor or microcomputer mode of operation. In microprocessor mode, Zone 7 is mapped to high memory such that the vector table is fetched externally. The Boot ROM is disabled in this mode. In microcomputer mode, Zone 7 is disabled such that the vectors are fetched from Boot ROM. This allows the user to either boot from on-chip memory or from off-chip memory. The state of the XMP/MC signal on reset is stored in an MP/MC mode bit in the XINTCNF2 register. The user can change this mode in software and hence control the mapping of Boot ROM and XINTF Zone 7. No other memory blocks are affected by XMP/MC.

I/O space is not supported on the 2812 XINTF.

The wait states for the various spaces in the memory map area are listed in Table 3-3.

| <b>AREA</b>                                     | <b>WAIT-STATES</b>                | <b>COMMENTS</b>                                                                                                                                                                                                                  |
|-------------------------------------------------|-----------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| M0 and M1 SARAMs                                | 0-wait                            | Fixed                                                                                                                                                                                                                            |
| Peripheral Frame 0                              | 0-wait                            | Fixed                                                                                                                                                                                                                            |
| Peripheral Frame 1                              | 0-wait (writes)<br>2-wait (reads) | Fixed                                                                                                                                                                                                                            |
| Peripheral Frame 2                              | 0-wait (writes)<br>2-wait (reads) | Fixed                                                                                                                                                                                                                            |
| L0 & L1 SARAMs                                  | 0-wait                            | Fixed                                                                                                                                                                                                                            |
| OTP (or ROM)                                    | Programmable,<br>1-wait minimum   | Programmed via the Flash registers. 1-wait-state operation is possible at a<br>reduced CPU frequency. See Section 3.2.6, Flash (F281x Only), for more<br>information.                                                            |
| Flash (or ROM)                                  | Programmable,<br>0-wait minimum   | Programmed via the Flash registers. 0-wait-state operation is possible at<br>reduced CPU frequency. The CSM password locations are hardwired for<br>16 wait-states. See Section 3.2.6, Flash (F281x Only), for more information. |
| HO SARAM                                        | 0-wait                            | Fixed                                                                                                                                                                                                                            |
| Boot-ROM                                        | 1-wait                            | Fixed                                                                                                                                                                                                                            |
| Programmable,<br><b>XINTF</b><br>1-wait minimum |                                   | Programmed via the XINTF registers.<br>Cycles can be extended by external memory or peripheral.<br>0-wait operation is not possible.                                                                                             |

**Table 3--3. Wait States**

### **3.2 Brief Descriptions**

### *3.2.1 C28x CPU*

The C28x™ DSP generation is the newest member of the TMS320C2000™ DSP platform. The C28x is source code compatible to the 24x/240x DSP devices, hence existing 240x users can leverage their significant software investment. Additionally, the C28x is a very efficient C/C++ engine, enabling users to develop not only their system control software in a high-level language, but also enables math algorithms to be developed using C/C++. The C28x is as efficient in DSP math tasks as it is in system control tasks that typically are handled by microcontroller devices. This efficiency removes the need for a second processor in many systems. The 32 x 32-bit MAC capabilities of the C28x and its 64-bit processing capabilities, enable the C28x to efficiently handle higher numerical resolution problems that would otherwise demand a more expensive floating-point processor solution. Add to this the fast interrupt response with automatic context save of critical registers, resulting in a device that is capable of servicing many asynchronous events with minimal latency. The C28x has an 8-level-deep protected pipeline with pipelined memory accesses. This pipelining enables the C28x to execute at high speeds without resorting to expensive high-speed memories. Special branch-look-ahead hardware minimizes the latency for conditional discontinuities. Special store conditional operations further improve performance.

C28x and TMS320C2000 are trademarks of Texas Instruments.

# *3.2.2 Memory Bus (Harvard Bus Architecture)*

As with many DSP type devices, multiple busses are used to move data between the memories and peripherals and the CPU. The C28x memory bus architecture contains a program read bus, data read bus and data write bus. The program read bus consists of 22 address lines and 32 data lines. The data read and write busses consist of 32 address lines and 32 data lines each. The 32-bit-wide data busses enable single cycle 32-bit operations. The multiple bus architecture, commonly termed "Harvard Bus", enables the C28x to fetch an instruction, read a data value and write a data value in a single cycle. All peripherals and memories attached to the memory bus will prioritize memory accesses. Generally, the priority of Memory Bus accesses can be summarized as follows:

Highest: Data Writes (Simultaneous data and program writes cannot occur on the memory bus.) Program Writes (Simultaneous data and program writes cannot occur on the memory bus.) Data Reads Program Reads (Simultaneous program reads and fetches cannot occur on the memory bus.)

Lowest: Fetches (Simultaneous program reads and fetches cannot occur on the memory bus.)

# *3.2.3 Peripheral Bus*

To enable migration of peripherals between various Texas Instruments (TI) DSP family of devices, the F281x and C281x adopt a peripheral bus standard for peripheral interconnect. The peripheral bus bridge multiplexes the various busses that make up the processor "Memory Bus" into a single bus consisting of 16 address lines and 16 or 32 data lines and associated control signals. Two versions of the peripheral bus are supported on the F281x and C281x. One version only supports 16-bit accesses (called peripheral frame 2) and this retains compatibility with C240x-compatible peripherals. The other version supports both 16- and 32-bit accesses (called peripheral frame 1).

# *3.2.4 Real-Time JTAG and Analysis*

The F281x and C281x implement the standard IEEE 1149.1 JTAG interface. Additionally, the F281x and C281x support real-time mode of operation whereby the contents of memory, peripheral, and register locations can be modified while the processor is running and executing code and servicing interrupts. The user can also single step through non-time critical code while enabling time-critical interrupts to be serviced without interference. The F281x and C281x implement the real-time mode in hardware within the CPU. This is a unique feature to the F281x and C281x, no software monitor is required. Additionally, special analysis hardware is provided that allows the user to set hardware breakpoint or data/address watch-points and generate various user selectable break events when a match occurs.

# *3.2.5 External Interface (XINTF) (2812 Only)*

This asynchronous interface consists of 19 address lines, 16 data lines, and three chip-select lines. The chip-select lines are mapped to five external zones, Zones 0, 1, 2, 6, and 7. Zones 0 and 1 share a single chip-select; Zones 6 and 7 also share a single chip-select. Each of the five zones can be programmed with a different number of wait states, strobe signal setup and hold timing and each zone can be programmed for extending wait states externally or not. The programmable wait-state, chip-select and programmable strobe timing enables glueless interface to external memories and peripherals.

# *3.2.6 Flash (F281x Only)*

The F2812 and F2811 contain 128K x 16 of embedded flash memory, segregated into four 8K X 16 sectors, and six 16K X 16 sectors. The F2810 has 64K X 16 of embedded flash, segregated into two 8K X 16 sectors, and three 16K X 16 sectors. All three devices also contain a single 1K x 16 of OTP memory at address range 0x3D 7800 - 0x3D 7BFF. The user can individually erase, program, and validate a flash sector while leaving other sectors untouched. However, it is not possible to use one sector of the flash or the OTP to execute flash algorithms that erase/program other sectors. Special memory pipelining is provided to enable the flash module to achieve higher performance. The flash/OTP is mapped to both program and data space; therefore, it can be used to execute code or store data information.

### **NOTE:**

The F2810/F2811/F2812 Flash and OTP wait states can be configured by the application. This allows applications running at slower frequencies to configure the flash to use fewer wait states.

Flash effective performance can be improved by enabling the flash pipeline mode in the Flash options register. With this mode enabled, effective performance of linear code execution will be much faster than the raw performance indicated by the wait state configuration alone. The exact performance gain when using the Flash pipeline mode is application-dependent.

For more information on the Flash options, Flash wait-state, and OTP wait-state registers, see the *TMS320x281x DSP System Control and Interrupts Reference Guide* (literature number SPRU078).

### *3.2.7 ROM (C281x Only)*

The C2812 and C2811 contain 128K x 16 of ROM. The C2810 has 64K x 16 of ROM. In addition to this, there is a 1K X 16 ROM block that replaces the OTP memory available in flash devices. For information on how to submit ROM codes to TI, see the *TMS320C28x CPU and Instruction Set Reference Guide* (literature number SPRU430).

### *3.2.8 M0, M1 SARAMs*

All C28x devices contain these two blocks of single access memory, each 1K x 16 in size. The stack pointer points to the beginning of block M1 on reset. The M0 block overlaps the 240x device B0, B1, B2 RAM blocks and hence the mapping of data variables on the 240x devices can remain at the same physical address on C28x devices. The M0 and M1 blocks, like all other memory blocks on C28x devices, are mapped to both program and data space. Hence, the user can use M0 and M1 to execute code or for data variables. The partitioning is performed within the linker. The C28x device presents a unified memory map to the programmer. This makes for easier programming in high-level languages.

# *3.2.9 L0, L1, H0 SARAMs*

The F281x and C281x contain an additional 16K x 16 of single-access RAM, divided into 3 blocks (4K + 4K + 8K). Each block can be independently accessed hence minimizing pipeline stalls. Each block is mapped to both program and data space.

### *3.2.10 Boot ROM*

The Boot ROM is factory-programmed with boot-loading software. The Boot ROM program executes after device reset and checks several GPIO pins to determine which boot mode to enter. For example, the user can select to execute code already present in the internal Flash or download new software to internal RAM through one of several serial ports. Other boot modes exist as well. The Boot ROM also contains standard tables, such as SIN/COS waveforms, for use in math-related algorithms. Table 3--4 shows the details of how various boot modes may be invoked. See the *TMS320x281x DSP Boot ROM Reference Guide* (literature number SPRU095), for more information.


#### **Table 3--4. Boot Mode Selection**

 $\dagger$  PU = pin has an internal pullup No PU = pin does not have an internal pullup

‡ Extra care must be taken due to any effect toggling SPICLK to select a boot mode may have on external logic.

§ If the boot mode selected is Flash, H0, or OTP, then no external code is loaded by the bootloader.

### *3.2.11 Security*

The F281x and C281x support high levels of security to protect the user firmware from being reverse-engineered. The security features a 128-bit password (hardcoded for 16 wait states), which the user programs into the flash. One code security module (CSM) is used to protect the flash/ROM/OTP and the L0/L1 SARAM blocks. The security feature prevents unauthorized users from examining the memory contents via the JTAG port, executing code from external memory or trying to boot-load some undesirable software that would export the secure memory contents. To enable access to the secure blocks, the user must write the correct 128-bit "KEY" value, which matches the value stored in the password locations within the Flash/ROM.

#### **NOTE:**

- When the code-security passwords are programmed, all addresses between 0x3F7F80 and 0x3F7FF5 cannot be used as program code or data. These locations must be programmed to 0x0000.
- If the code security feature is not used, addresses 0x3F7F80 through 0x3F7FEF may be used for code or data.
- On ROM devices, addresses 0x3F7FF2 0x3F7FF5 and 0x3D7BFC 0x3D7BFF are reserved for TI, irrespective of whether code security has been used or not. User application should not use these locations in any way.
- The 128-bit password (at 0x3F 7FF8 0x3F 7FFF) must not be programmed to zeros. Doing so would permanently lock the device.

#### **Table 3--5. Impact of Using the Code Security Module**



† See the *TMS320F2810, TMS320F2811, TMS320F2812, TMS320C2810, TMS320C2811, TMS320C2812 DSP Silicon Errata* (literature number SPRZ193) for some restrictions.

### **Code Security Module Disclaimer**

The Code Security Module ("CSM") included on this device was designed to password protect the data stored in the associated memory (either ROM or Flash) and is warranted by Texas Instruments (TI), in accordance with its standard terms and conditions, to conform to TI's published specifications for the warranty period applicable for this device.

TI DOES NOT, HOWEVER, WARRANT OR REPRESENT THAT THE CSM CANNOT BE COMPROMISED OR BREACHED OR THAT THE DATA STORED IN THE ASSOCIATED MEMORY CANNOT BE ACCESSED THROUGH OTHER MEANS. MOREOVER, EXCEPT AS SET FORTH ABOVE, TI MAKES NO WARRANTIES OR REPRESENTATIONS CONCERNING THE CSM OR OPERATION OF THIS DEVICE, INCLUDING ANY IMPLIED WARRANTIES OF MERCHANTABILITY OR FITNESS FOR A PARTICULAR PURPOSE.

IN NO EVENT SHALL TI BE LIABLE FOR ANY CONSEQUENTIAL, SPECIAL, INDIRECT, INCIDENTAL, OR PUNITIVE DAMAGES, HOWEVER CAUSED, ARISING IN ANY WAY OUT OF YOUR USE OF THE CSM OR THIS DEVICE, WHETHER OR NOT TI HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES. EXCLUDED DAMAGES INCLUDE, BUT ARE NOT LIMITED TO LOSS OF DATA, LOSS OF GOODWILL, LOSS OF USE OR INTERRUPTION OF BUSINESS OR OTHER ECONOMIC LOSS.

### *3.2.12 Peripheral Interrupt Expansion (PIE) Block*

The PIE block serves to multiplex numerous interrupt sources into a smaller set of interrupt inputs. The PIE block can support up to 96 peripheral interrupts. On the F281x and C281x, 45 of the possible 96 interrupts are used by peripherals. The 96 interrupts are grouped into blocks of 8 and each group is fed into 1 of 12 CPU interrupt lines (INT1 to INT12). Each of the 96 interrupts is supported by its own vector stored in a dedicated RAM block that can be overwritten by the user. The vector is automatically fetched by the CPU on servicing the interrupt. It takes 8 CPU clock cycles to fetch the vector and save critical CPU registers. Hence the CPU can quickly respond to interrupt events. Prioritization of interrupts is controlled in hardware and software. Each individual interrupt can be enabled/disabled within the PIE block.

#### *3.2.13 External Interrupts (XINT1, XINT2, XINT13, XNMI)*

The F281x and C281x support three masked external interrupts (XINT1, 2, 13). XINT13 is combined with one non-masked external interrupt (XNMI). The combined signal name is XNMI\_XINT13. Each of the interrupts can be selected for negative or positive edge triggering and can also be enabled/disabled (including the XNMI). The masked interrupts also contain a 16-bit free running up counter, which is reset to zero when a valid interrupt edge is detected. This counter can be used to accurately time stamp the interrupt.

#### *3.2.14 Oscillator and PLL*

The F281x and C281x can be clocked by an external oscillator or by a crystal attached to the on-chip oscillator circuit. A PLL is provided supporting up to 10-input clock-scaling ratios. The PLL ratios can be changed on-the-fly in software, enabling the user to scale back on operating frequency if lower power operation is desired. Refer to the Electrical Specification section for timing details. The PLL block can be set in bypass mode.

#### *3.2.15 Watchdog*

The F281x and C281x support a watchdog timer. The user software must regularly reset the watchdog counter within a certain time frame; otherwise, the watchdog will generate a reset to the processor. The watchdog can be disabled if necessary.

### *3.2.16 Peripheral Clocking*

The clocks to each individual peripheral can be enabled/disabled to reduce power consumption when a peripheral is not in use. Additionally, the system clock to the serial ports (except eCAN) and the event managers, CAP and QEP blocks can be scaled relative to the CPU clock. This enables the timing of peripherals to be decoupled from increasing CPU clock speeds.

### *3.2.17 Low-Power Modes*

The F281x and C281x devices are fully static CMOS devices. Three low-power modes are provided:



# *3.2.18 Peripheral Frames 0, 1, 2 (PFn)*

The F281x and C281x segregate peripherals into three sections. The mapping of peripherals is as follows:



### *3.2.19 General-Purpose Input/Output (GPIO) Multiplexer*

Most of the peripheral signals are multiplexed with general-purpose I/O (GPIO) signals. This multiplexing enables use of a pin as GPIO if the peripheral signal or function is not used. On reset, all GPIO pins are configured as inputs. The user can then individually program each pin for GPIO mode or peripheral signal mode. For specific inputs, the user can also select the number of input qualification cycles to filter unwanted noise glitches.

#### *3.2.20 32-Bit CPU-Timers (0, 1, 2)*

CPU-Timers 0, 1, and 2 are identical 32-bit timers with presettable periods and with 16-bit clock prescaling. The timers have a 32-bit count down register, which generates an interrupt when the counter reaches zero. The counter is decremented at the CPU clock speed divided by the prescale value setting. When the counter reaches zero, it is automatically reloaded with a 32-bit period value. CPU-Timer 2 is reserved for the DSP/BIOS Real-Time OS, and is connected to INT14 of the CPU. If DSP/BIOS is not being used, CPU-Timer 2 is available for general use. CPU-Timer 1 is for general use and can be connected to INT13 of the CPU. CPU-Timer 0 is also for general use and is connected to the PIE block.

#### *3.2.21 Control Peripherals*

The F281x and C281x support the following peripherals that are used for embedded control and communication:

- **EV:** The event manager module includes general-purpose timers, full-compare/PWM units, capture inputs (CAP) and quadrature-encoder pulse (QEP) circuits. Two such event managers are provided which enable two three-phase motors to be driven or four two-phase motors. The event managers on the F281x and C281x are compatible to the event managers on the 240x devices (with some minor enhancements).
- **ADC:** The ADC block is a 12-bit converter, single ended, 16-channels. It contains two sample-and-hold units for simultaneous sampling.

#### *3.2.22 Serial Port Peripherals*

The F281x and C281x support the following serial communication peripherals:

- **eCAN:** This is the enhanced version of the CAN peripheral. It supports 32 mailboxes, time stamping of messages, and is CAN 2.0B-compliant.
- **McBSP:** The multichannel buffered serial port (McBSP) connects to E1/T1 lines, phone-quality codecs for modem applications or high-quality stereo audio DAC devices. The McBSP receive and transmit registers are supported by a 16-level FIFO that significantly reduces the overhead for servicing this peripheral.
- **SPI:** The SPI is a high-speed, synchronous serial I/O port that allows a serial bit stream of programmed length (one to sixteen bits) to be shifted into and out of the device at a programmable bit-transfer rate. Normally, the SPI is used for communications between the DSP controller and external peripherals or another processor. Typical applications include external I/O or peripheral expansion through devices such as shift registers, display drivers, and ADCs. Multi-device communications are supported by the master/slave operation of the SPI. On the F281x and C281x, the port supports a 16-level, receive and transmit FIFO for reducing servicing overhead.
- **SCI:** The serial communications interface is a two-wire asynchronous serial port, commonly known as UART. On the F281x and C281x, the port supports a 16-level, receive and transmit FIFO for reducing servicing overhead.

#### **3.3 Register Map**

The F281x and C281x devices contain three peripheral register spaces. The spaces are categorized as follows:

| $\bullet$ | Peripheral Frame 0:   | These are peripherals that are mapped directly to the CPU memory bus.<br>See Table 3-6.                                |
|-----------|-----------------------|------------------------------------------------------------------------------------------------------------------------|
| $\bullet$ | Peripheral Frame 1:   | These are peripherals that are mapped to the 32-bit peripheral bus.<br>See Table 3-7.                                  |
|           | . Basickasel Esana A. | $\overline{\mathbf{T}}$ k a a a mara na antarka a a a katalana na anara antarka a dite katalana katalana hanya hanya t |

• Peripheral Frame 2: These are peripherals that are mapped to the 16-bit peripheral bus. See Table 3-8.





† Registers in Frame 0 support 16-bit and 32-bit accesses.

‡ If registers are EALLOW protected, then writes cannot be performed until the user executes the EALLOW instruction. The EDIS instruction disables writes. This prevents stray code or pointers from corrupting register contents.

§ The Flash Registers are also protected by the Code Security Module (CSM).





¶ The eCAN control registers only support 32-bit read/write operations. All 32-bit accesses are aligned to even address boundaries.



# **Table 3--8. Peripheral Frame 2 Registers†**

† Peripheral Frame 2 only allows 16-bit accesses. All 32-bit accesses are ignored (invalid data may be returned or written).

### **3.4 Device Emulation Registers**

ù.

These registers are used to control the protection mode of the C28x CPU and to monitor some critical device signals. The registers are defined in Table 3-9.

| <b>NAME</b>      | <b>ADDRESS RANGE</b>   | <b>SIZE (x16)</b> |                                                | <b>DESCRIPTION</b>                                                                                                                                                                                              |
|------------------|------------------------|-------------------|------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| <b>DEVICECNF</b> | 0x00 0880<br>0x00 0881 | 2                 | Device Configuration Register                  |                                                                                                                                                                                                                 |
| <b>PARTID</b>    | 0x00 0882              |                   | Part ID Register                               | 0x0001 or 0x0002 - F281x<br>$0x0003 - C281x$                                                                                                                                                                    |
| <b>REVID</b>     | 0x00 0883              |                   | <b>Revision ID Register</b>                    | 0x0001 - Silicon Revision A<br>0x0002 - Silicon Revision B<br>0x0003 - Silicon Revisions C, D<br>0x0004 - Reserved<br>0x0005 - Silicon Revision E<br>0x0006 - Silicon Revision F<br>0x0007 - Silicon Revision G |
| <b>PROTSTART</b> | 0x00 0884              |                   | <b>Block Protection Start Address Register</b> |                                                                                                                                                                                                                 |
| <b>PROTRANGE</b> | 0x00 0885              |                   | <b>Block Protection Range Address Register</b> |                                                                                                                                                                                                                 |
| Reserved         | 0x00 0886<br>0x00 09FF | 378               |                                                |                                                                                                                                                                                                                 |

**Table 3-9. Device Emulation Registers** 

# **3.5 External Interface, XINTF (2812 Only)**

This section gives a top-level view of the external interface (XINTF) that is implemented on the 2812 devices.

The external interface is a non-multiplexed asynchronous bus, similar to the C240x external interface. The external interface on the 2812 is mapped into five fixed zones shown in Figure 3-5.

Figure 3-5 shows the 2812 XINTF signals.



- NOTES: A. The mapping of XINTF Zone 7 is dependent on the XMP/MC device input signal and the MP/MC mode bit (bit 8 of XINTCNF2 register). Zones 0, 1, 2, and 6 are always enabled.
	- B. Each zone can be programmed with different wait states, setup and hold timing, and is supported by zone chip selects (XZCS0AND1, XZCS2, XZCS6AND7), which toggle when an access to a particular zone is performed. These features enable glueless connection to many external memories and peripherals.
	- C. The chip selects for Zone 0 and 1 are ANDed internally together to form one chip select (XZCS0AND1). Any external memory that is connected to XZCS0AND1 is dually mapped to both Zones 0 and Zone 1.
	- D. The chip selects for Zone 6 and 7 are ANDed internally together to form one chip select (XZCS6AND7). Any external memory that is connected to XZCS6AND7 is dually mapped to both Zones 6 and Zone 7. This means that if Zone 7 is disabled (via the MP/MC mode) then any external memory is still accessible via Zone 6 address space.
	- E. XCLKOUT is also pinned out on the 2810 and 2811.

#### **Figure 3--5. External Interface Block Diagram**

The operation and timing of the external interface, can be controlled by the registers listed in Table 3-10.

| <b>NAME</b>      | <b>ADDRESS</b> | <b>SIZE (x16)</b> | <b>DESCRIPTION</b>                                                                      |
|------------------|----------------|-------------------|-----------------------------------------------------------------------------------------|
| XTIMING0         | 0x00 0B20      | 2                 | XINTF Timing Register, Zone 0 can access as two 16-bit registers or one 32-bit register |
| XTIMING1         | 0x00 0B22      | 2                 | XINTF Timing Register, Zone 1 can access as two 16-bit registers or one 32-bit register |
| XTIMING2         | 0x00 0B24      | 2                 | XINTF Timing Register, Zone 2 can access as two 16-bit registers or one 32-bit register |
| XTIMING6         | 0x000B2C       | 2                 | XINTF Timing Register, Zone 6 can access as two 16-bit registers or one 32-bit register |
| <b>XTIMING7</b>  | $0x00$ $0B2F$  | 2                 | XINTF Timing Register, Zone 7 can access as two 16-bit registers or one 32-bit register |
| XINTCNF2         | 0x00 0B34      | 2                 | XINTF Configuration Register can access as two 16-bit registers or one 32-bit register  |
| <b>XBANK</b>     | 0x00 0B38      |                   | <b>XINTF Bank Control Register</b>                                                      |
| <b>XREVISION</b> | 0x00 0B3A      |                   | <b>XINTF Revision Register</b>                                                          |

**Table 3--10. XINTF Configuration and Control Register Mappings**

### *3.5.1 Timing Registers*

XINTF signal timing can be tuned to match specific external device requirements such as setup and hold times to strobe signals for contention avoidance and maximizing bus efficiency. The XINTF timing parameters can be configured individually for each zone based on the requirements of the memory or peripheral accessed by that particular zone. This allows the programmer to maximize the efficiency of the bus on a per zone basis. All XINTF timing values are with respect to XTIMCLK, which is equal to or one-half of the SYSCLKOUT rate, as shown in Figure 6-30.

For detailed information on the XINTF timing and configuration register bit fields, see the *TMS320x281x DSP External Interface (XINTF) Reference Guide* (literature number SPRU067).

### *3.5.2 XREVISION Register*

The XREVISION register contains a unique number to identify the particular version of XINTF used in the product. For the 2812, this register will be configured as described in Table 3-11.





### **3.6 Interrupts**

Figure 3-6 shows how the various interrupt sources are multiplexed within the F281x and C281x devices.



† Out of a possible 96 interrupts, 45 are currently used by peripherals.

#### **Figure 3-6. Interrupt Sources**

Eight PIE block interrupts are grouped into one CPU interrupt. In total, 12 CPU interrupt groups, with 8 interrupts per group equals 96 possible interrupts. On the F281x and C281x, 45 of these are used by peripherals as shown in Table 3--12.

The TRAP #VectorNumber instruction transfers program control to the interrupt service routine corresponding to the vector specified. TRAP #0 attempts to transfer program control to the address pointed to by the reset vector. The PIE vector table does not, however, include a reset vector. Therefore, TRAP #0 should not be used when the PIE is enabled. Doing so will result in undefined behavior.

When the PIE is enabled, TRAP #1 through TRAP #12 will transfer program control to the interrupt service routine corresponding to the first vector within the PIE group. For example: TRAP #1 fetches the vector from INT1.1, TRAP #2 fetches the vector from INT2.1 and so forth.



**Figure 3--7. Multiplexing of Interrupts Using the PIE Block**



#### **Table 3--12. PIE Peripheral Interrupts†**

† Out of the 96 possible interrupts, 45 interrupts are currently used. The remaining interrupts are reserved for future devices. These interrupts can be used as software interrupts if they are enabled at the PIEIFRx level, provided none of the interrupts within the group is being used by a peripheral. Otherwise, interrupts coming in from peripherals may be lost by accidentally clearing their flag while modifying the PIEIFR.

To summarize, there are two safe cases when the reserved interrupts could be used as software interrupts:

1) No peripheral within the group is asserting interrupts.

2) No peripheral interrupts are assigned to the group (example PIE group 12).

| <b>NAME</b>    | <b>ADDRESS</b>             | <b>Size (x16)</b> | <b>DESCRIPTION</b>               |  |
|----------------|----------------------------|-------------------|----------------------------------|--|
| <b>PIECTRL</b> | 0x0000-0CE0                | $\mathbf{1}$      | PIE, Control Register            |  |
| <b>PIEACK</b>  | 0x0000-0CE1                | $\mathbf{1}$      | PIE, Acknowledge Register        |  |
| PIEIER1        | 0x0000-0CE2                | $\mathbf{1}$      | PIE, INT1 Group Enable Register  |  |
| PIEIFR1        | 0x0000-0CE3                | $\mathbf{1}$      | PIE, INT1 Group Flag Register    |  |
| PIEIER2        | 0x0000-0CE4                | $\mathbf{1}$      | PIE, INT2 Group Enable Register  |  |
| PIEIFR2        | 0x0000-0CE5                | $\mathbf{1}$      | PIE, INT2 Group Flag Register    |  |
| PIEIER3        | 0x0000-0CE6                | $\mathbf{1}$      | PIE, INT3 Group Enable Register  |  |
| PIEIFR3        | 0x0000-0CE7                | $\mathbf{1}$      | PIE, INT3 Group Flag Register    |  |
| PIEIER4        | 0x0000-0CE8                | $\mathbf{1}$      | PIE, INT4 Group Enable Register  |  |
| PIEIFR4        | 0x0000-0CE9                | $\mathbf{1}$      | PIE, INT4 Group Flag Register    |  |
| PIEIER5        | 0x0000-0CEA                | $\mathbf{1}$      | PIE, INT5 Group Enable Register  |  |
| PIEIFR5        | 0x0000-0CEB                | $\mathbf{1}$      | PIE, INT5 Group Flag Register    |  |
| PIEIER6        | 0x0000-0CEC                | $\mathbf{1}$      | PIE, INT6 Group Enable Register  |  |
| PIEIFR6        | 0x0000-0CED                | $\mathbf{1}$      | PIE, INT6 Group Flag Register    |  |
| PIEIER7        | 0x0000-0CEE                | $\mathbf{1}$      | PIE, INT7 Group Enable Register  |  |
| PIEIFR7        | 0x0000-0CEF                | $\mathbf{1}$      | PIE, INT7 Group Flag Register    |  |
| PIEIER8        | 0x0000-0CF0                | $\mathbf{1}$      | PIE, INT8 Group Enable Register  |  |
| PIEIFR8        | 0x0000-0CF1                | 1                 | PIE, INT8 Group Flag Register    |  |
| PIEIER9        | 0x0000-0CF2                | $\mathbf{1}$      | PIE, INT9 Group Enable Register  |  |
| PIEIFR9        | 0x0000-0CF3                | $\mathbf{1}$      | PIE, INT9 Group Flag Register    |  |
| PIEIER10       | 0x0000-0CF4                | $\mathbf{1}$      | PIE, INT10 Group Enable Register |  |
| PIEIFR10       | 0x0000-0CF5                | $\mathbf{1}$      | PIE, INT10 Group Flag Register   |  |
| PIEIER11       | 0x0000-0CF6                | $\mathbf{1}$      | PIE, INT11 Group Enable Register |  |
| PIEIFR11       | 0x0000-0CF7                | $\mathbf{1}$      | PIE, INT11 Group Flag Register   |  |
| PIEIER12       | 0x0000-0CF8                | $\mathbf{1}$      | PIE, INT12 Group Enable Register |  |
| PIEIFR12       | 0x0000-0CF9                | 1                 | PIE, INT12 Group Flag Register   |  |
| Reserved       | 0x0000-0CFA<br>0x0000-0CFF | 6                 | Reserved                         |  |

**Table 3--13. PIE Configuration and Control Registers**

**Note:** The PIE configuration and control registers are not protected by EALLOW mode. The PIE vector table is protected.

# *3.6.1 External Interrupts*

| <b>NAME</b>          | <b>ADDRESS</b>         | <b>SIZE (x16)</b> | <b>DESCRIPTION</b>     |
|----------------------|------------------------|-------------------|------------------------|
| XINT <sub>1</sub> CR | 0x00 7070              |                   | XINT1 control register |
| XINT <sub>2</sub> CR | 0x00 7071              |                   | XINT2 control register |
| Reserved             | 0x00 7072<br>0x00 7076 | 5                 |                        |
| <b>XNMICR</b>        | 0x00 7077              |                   | XNMI control register  |
| XINT1CTR             | 0x00 7078              |                   | XINT1 counter register |
| XINT2CTR             | 0x00 7079              |                   | XINT2 counter register |
| Reserved             | 0x00 707A<br>0x00 707E | 5                 |                        |
| <b>XNMICTR</b>       | 0x00 707F              |                   | XNMI counter register  |

**Table 3--14. External Interrupts Registers**

Each external interrupt can be enabled/disabled or qualified using positive or negative going edge. For more information, see the *TMS320x281x DSP System Control and Interrupts Reference Guide* (literature number SPRU078).

### **3.7 System Control**

This section describes the F281x and C281x oscillator, PLL and clocking mechanisms, the watchdog function and the low power modes. Figure 3-8 shows the various clock and reset domains in the F281x and C281x devices that will be discussed.





**Figure 3--8. Clock and Reset Domains**

The PLL, clocking, watchdog and low-power modes, are controlled by the registers listed in Table 3-15.

| <b>NAME</b>   | <b>ADDRESS</b>         | <b>SIZE (x16)</b> | <b>DESCRIPTION</b>                                              |  |
|---------------|------------------------|-------------------|-----------------------------------------------------------------|--|
| Reserved      | 0x00 7010<br>0x00 7017 | 8                 |                                                                 |  |
| Reserved      | 0x00 7018              | 1                 |                                                                 |  |
| Reserved      | 0x00 7019              | 1                 |                                                                 |  |
| <b>HISPCP</b> | 0x00 701A              | 1                 | High-Speed Peripheral Clock Prescaler Register for HSPCLK clock |  |
| <b>LOSPCP</b> | 0x00 701B              | 1                 | Low-Speed Peripheral Clock Prescaler Register for LSPCLK clock  |  |
| <b>PCLKCR</b> | 0x00 701C              |                   | Peripheral Clock Control Register                               |  |
| Reserved      | 0x00 701D              | 1                 |                                                                 |  |
| LPMCR0        | 0x00 701E              |                   | Low Power Mode Control Register 0                               |  |
| LPMCR1        | 0x00 701F              | 1                 | Low Power Mode Control Register 1                               |  |
| Reserved      | 0x00 7020              | 1                 |                                                                 |  |
| <b>PLLCR</b>  | 0x00 7021              |                   | PLL Control Register <sup>#</sup>                               |  |
| <b>SCSR</b>   | 0x00 7022              |                   | System Control & Status Register                                |  |
| <b>WDCNTR</b> | 0x00 7023              |                   | Watchdog Counter Register                                       |  |
| Reserved      | 0x00 7024              | $\mathbf{1}$      |                                                                 |  |
| <b>WDKEY</b>  | 0x00 7025              |                   | Watchdog Reset Key Register                                     |  |
| Reserved      | 0x00 7026<br>0x00 7028 | 3                 |                                                                 |  |
| <b>WDCR</b>   | 0x00 7029              | 1                 | Watchdog Control Register                                       |  |
| Reserved      | 0x00 702A<br>0x00 702F | 6                 |                                                                 |  |

Table 3-15. PLL, Clocking, Watchdog, and Low-Power Mode Registers<sup>†</sup>

<sup>†</sup> All of the above registers can only be accessed, by executing the EALLOW instruction.

‡ The PLL control register (PLLCR) is reset to a known state by the XRS signal only. Emulation reset (through Code Composer Studio) will not reset PLLCR.

### **3.8 OSC and PLL Block**

Figure 3-9 shows the OSC and PLL block on the F281x and C281x.



Figure 3-9. OSC and PLL Block

The on-chip oscillator circuit enables a crystal to be attached to the F281x and C281x devices using the X1/XCLKIN and X2 pins. If a crystal is not used, then an external oscillator can be directly connected to the X1/XCLKIN pin and the X2 pin is left unconnected. The logic-high level in this case should not exceed  $V_{DD}$ . The PLLCR bits [3:0] set the clocking ratio.





† The PLLCR register is reset to a known state by the XRSreset line. **If a reset is issued by the debugger, the PLL clocking ratio is not changed.**

### *3.8.1 Loss of Input Clock*

In PLL enabled mode, if the input clock XCLKIN or the oscillator clock is removed or absent, the PLL will still issue a "limp-mode" clock. The limp-mode clock will continue to clock the CPU and peripherals at a typical frequency of 1-4 MHz. The PLLCR register should have been written to with a non-zero value for this feature to work.

Normally, when the input clocks are present, the watchdog counter will decrement to initiate a watchdog reset or WDINT interrupt. However, when the external input clock fails, the watchdog counter will stop decrementing (i.e., the watchdog counter does not change with the limp-mode clock). This condition could be used by the application firmware to detect the input clock failure and initiate necessary shut-down procedure for the system.

#### **NOTE:**

Applications in which the correct CPU operating frequency is absolutely critical must implement a mechanism by which the DSP will be held in reset, should the input clocks ever fail. For example, an R-C circuit may be used to trigger the XRS pin of the DSP, should the capacitor ever get fully charged. An I/O pin may be used to discharge the capacitor on a periodic basis to prevent it from getting fully charged. Such a circuit would also help in detecting failure of the V<sub>DD3VFL</sub> rail.

### **3.9 PLL-Based Clock Module**

The F281x and C281x have an on-chip, PLL-based clock module. This module provides all the necessary clocking signals for the device, as well as control for low-power mode entry. The PLL has a 4-bit ratio control to select different CPU clock rates. The watchdog module should be disabled before writing to the PLLCR register. It can be re-enabled (if need be) after the PLL module has stabilized, which takes 131072 XCLKIN cycles.

The PLL-based clock module provides two modes of operation:

- Crystal-operation This mode allows the use of an external crystal/resonator to provide the time base to the device.
- External clock source operation This mode allows the internal oscillator to be bypassed. The device clocks are generated from an external clock source input on the X1/XCLKIN pin.



NOTE A: TI recommends that customers have the resonator/crystal vendor characterize the operation of their device with the DSP chip. The resonator/crystal vendor has the equipment and expertise to tune the tank circuit. The vendor can also advise the customer regarding the proper tank component values that will ensure start-up and stability over the entire operating range.

#### **Figure 3--10. Recommended Crystal/Clock Connection**



#### **Table 3--17. Possible PLL Configuration Modes**

#### **3.10 External Reference Oscillator Clock Option**

The typical specifications for the external quartz crystal for a frequency of 30 MHz are listed below:

- Fundamental mode, parallel resonant
- $C_l$  (load capacitance) = 12 pF
- $C_{1,1} = C_{1,2} = 24$  pF
- $C_{shunt} = 6$  pF
- ESR range = 25 to 40  $\Omega$

### **3.11 Watchdog Block**

The watchdog block on the F281x and C281x is identical to the one used on the 240x devices. The watchdog module generates an output pulse, 512 oscillator clocks wide (OSCCLK), whenever the 8-bit watchdog up counter has reached its maximum value. To prevent this, the user disables the counter or the software must periodically write a 0x55 + 0xAA sequence into the watchdog key register which will reset the watchdog counter. Figure 3--11 shows the various functional blocks within the watchdog module.



NOTE A: The WDRST signal is driven low for 512 OSCCLK cycles.

#### **Figure 3--11. Watchdog Module**

The WDINT signal enables the watchdog to be used as a wakeup from IDLE/STANDBY mode timer.

In STANDBY mode, all peripherals are turned off on the device. The only peripheral that remains functional is the watchdog. The WATCHDOG module will run off the PLL clock or the oscillator clock. The WDINT signal is fed to the LPM block so that it can wake the device from STANDBY (if enabled). See Section 3.12, Low-Power Modes Block, for more details.

In IDLE mode, the WDINT signal can generate an interrupt to the CPU, via the PIE, to take the CPU out of IDLE mode.

In HALT mode, this feature cannot be used because the oscillator (and PLL) are turned off and hence so is the WATCHDOG.

### **3.12 Low-Power Modes Block**

The low-power modes on the F281x and C281x are similar to the 240x devices. Table 3--18 summarizes the various modes.

| <b>MODE</b>    | LPM(1:0) | <b>OSCCLK</b>                                                      | <b>CLKIN</b> | <b>SYSCLKOUT</b> | <b>EXIT</b> <sup>†</sup>                                                                                                            |
|----------------|----------|--------------------------------------------------------------------|--------------|------------------|-------------------------------------------------------------------------------------------------------------------------------------|
| Normal         | X,X      | on                                                                 | on           | on               |                                                                                                                                     |
| <b>IDLE</b>    | 0,0      | on                                                                 | on           | on <sup>‡</sup>  | XRS,<br>WDINT,<br>Any Enabled Interrupt,<br>XNMI<br>Debugger <sup>§</sup>                                                           |
| <b>STANDBY</b> | 0,1      | on<br>(watchdog still running)                                     | off          | off              | XRS,<br>WDINT,<br>XINT1,<br>XNMI,<br>T1/2/3/4CTRIP,<br>C1/2/3/4/5/6TRIP,<br>SCIRXDA,<br>SCIRXDB,<br>CANRX,<br>Debugger <sup>§</sup> |
| <b>HALT</b>    | 1, X     | off<br>(oscillator and PLL turned off,<br>watchdog not functional) | off          | off              | XRS,<br>XNMI,<br>Debugger <sup>§</sup>                                                                                              |

**Table 3--18. F281x and C281x Low-Power Modes**

† The Exit column lists which signals or under what conditions the low power mode will be exited. A low signal, on any of the signals, will exit the low power condition. This signal must be kept low long enough for an interrupt to be recognized by the device. Otherwise the IDLE mode will not be exited and the device will go back into the indicated low power mode.

‡ The IDLE mode on the C28x behaves differently than on the 24x/240x. On the C28x, the clock output from the core (SYSCLKOUT) is still functional while on the 24x/240x the clock is turned off.

§ On the C28x, the JTAG port can still function even if the core clock (CLKIN) is turned off.

The various low-power modes operate as follows:



**NOTE:** The low-power modes do not affect the state of the output pins (PWM pins included). They will be in whatever state the code left them when the IDLE instruction was executed.

# **4 Peripherals**

The integrated peripherals of the F281x and C281x are described in the following subsections:

- Three 32-bit CPU-Timers
- Two event-manager modules (EVA, EVB)
- Enhanced analog-to-digital converter (ADC) module
- Enhanced controller area network (eCAN) module
- Multichannel buffered serial port (McBSP) module
- Serial communications interface modules (SCI-A, SCI-B)
- Serial peripheral interface (SPI) module
- Digital I/O and shared pin functions

### **4.1 32-Bit CPU-Timers 0/1/2**

There are three 32-bit CPU-timers on the F281x and C281x devices (CPU-TIMER0/1/2).

Timer 2 is reserved for DSP/BIOS. CPU-Timer 0 and CPU-Timer 1 can be used in user applications. These timers are different from the general-purpose (GP) timers that are present in the Event Manager modules (EVA, EVB).

**NOTE:** If the application is not using DSP/BIOS, then CPU-Timer 2 can be used in the application.



Figure 4-1. CPU-Timers

In the F281x and C281x devices, the timer interrupt signals (TINT0, TINT1, TINT2) are connected as shown in Figure 4-2.



Figure 4-2. CPU-Timer Interrupts Signals and Output Signal (See Notes A and B)

The general operation of the timer is as follows: The 32-bit counter register "TIMH:TIM" is loaded with the value in the period register "PRDH:PRD". The counter register decrements at the SYSCLKOUT rate of the C28x. When the counter reaches 0, a timer interrupt output signal generates an interrupt pulse. The registers listed in Table 4-1 are used to configure the timers. For more information, see the *TMS320x281x DSP System Control and Interrupts Reference Guide* (literature number SPRU078).



# Table 4-1. CPU-Timers 0, 1, 2 Configuration and Control Registers

## **4.2 Event Manager Modules (EVA, EVB)**

The event-manager modules include general-purpose (GP) timers, full-compare/PWM units, capture units, and quadrature-encoder pulse (QEP) circuits. EVA and EVB timers, compare units, and capture units function identically. However, timer/unit names differ for EVA and EVB. Table 4-2 shows the module and signal names used. Table 4-2 shows the features and functionality available for the event-manager modules and highlights EVA nomenclature.

Event managers A and B have identical peripheral register sets with EVA starting at 7400h and EVB starting at 7500h. The paragraphs in this section describe the function of GP timers, compare units, capture units, and QEPs using EVA nomenclature. These paragraphs are applicable to EVB with regard to function—however, module/signal names would differ. Table 4-3 lists the EVA registers. For more information, see the *TMS320x281x DSP Event Manager (EV) Reference Guide* (literature number SPRU065).



#### Table 4-2. Module and Signal Names for EVA and EVB

† In the 24x/240x-compatible mode, the T1CTRIP\_PDPINTA pin functions as PDPINTA and the T3CTRIP\_PDPINTB pin functions as PDPINTB.





 $^\dagger$  The EV-B register set is identical except the address range is from 0x00-7500 to 0x00-753F. The above registers are mapped to Zone 2. This space allows only 16-bit accesses. 32-bit accesses produce undefined results.

‡ New register compared to 24x/240x

#### *Peripherals*





# *4.2.1 General-Purpose (GP) Timers*

There are two GP timers. The GP timer  $x (x = 1)$  or 2 for EVA;  $x = 3$  or 4 for EVB) includes:

- A 16-bit timer, up-/down-counter, TxCNT, for reads or writes
- A 16-bit timer-compare register, TxCMPR (double-buffered with shadow register), for reads or writes
- A 16-bit timer-period register, TxPR (double-buffered with shadow register), for reads or writes
- A 16-bit timer-control register,TxCON, for reads or writes
- Selectable internal or external input clocks
- A programmable prescaler for internal or external clock inputs
- Control and interrupt logic, for four maskable interrupts: *underflow*, *overflow*, *timer compare*, and *period interrupts*
- A selectable direction input pin (TDIRx) (to count up or down when directional up-/down-count mode is selected)

The GP timers can be operated independently or synchronized with each other. The compare register associated with each GP timer can be used for compare function and PWM-waveform generation. There are three continuous modes of operations for each GP timer in up- or up/down-counting operations. Internal or external input clocks with programmable prescaler are used for each GP timer. GP timers also provide the time base for the other event-manager submodules: GP timer 1 for all the compares and PWM circuits, GP timer 2/1 for the capture units and the quadrature-pulse counting operations. Double-buffering of the period and compare registers allows programmable change of the timer (PWM) period and the compare/PWM pulse width as needed.

### *4.2.2 Full-Compare Units*

There are three full-compare units on each event manager. These compare units use GP timer1 as the time base and generate six outputs for compare and PWM-waveform generation using programmable deadband circuit. The state of each of the six outputs is configured independently. The compare registers of the compare units are double-buffered, allowing programmable change of the compare/PWM pulse widths as needed.

### *4.2.3 Programmable Deadband Generator*

Deadband generation can be enabled/disabled for each compare unit output individually. The deadband-generator circuit produces two outputs (with or without deadband zone) for each compare unit output signal. The output states of the deadband generator are configurable and changeable as needed by way of the double-buffered ACTRx register.

### *4.2.4 PWM Waveform Generation*

Up to eight PWM waveforms (outputs) can be generated simultaneously by each event manager: three independent pairs (six outputs) by the three full-compare units with *programmable deadbands*, and two independent PWMs by the GP-timer compares.

### *4.2.5 Double Update PWM Mode*

The F281x and C281x Event Manager supports "Double Update PWM Mode." This mode refers to a PWM operation mode in which the position of the leading edge and the position of the trailing edge of a PWM pulse are independently modifiable in each PWM period. To support this mode, the compare register that determines the position of the edges of a PWM pulse must allow (buffered) compare value update once at the beginning of a PWM period and another time in the middle of a PWM period. The compare registers in F281x and C281x Event Managers are all buffered and support three compare value reload/update (value in buffer becoming active) modes. These modes have earlier been documented as compare value reload conditions. The reload condition that supports double update PWM mode is reloaded on Underflow (beginning of PWM period) OR Period (middle of PWM period). Double update PWM mode can be achieved by using this condition for compare value reload.

### *4.2.6 PWM Characteristics*

Characteristics of the PWMs are as follows:

- 16-bit registers
- Wide range of programmable deadband for the PWM output pairs
- Change of the PWM carrier frequency for PWM frequency wobbling as needed
- Change of the PWM pulse widths within and after each PWM period as needed
- External-maskable power and drive-protection interrupts
- Pulse-pattern-generator circuit, for programmable generation of asymmetric, symmetric, and four-space vector PWM waveforms
- Minimized CPU overhead using auto-reload of the compare and period registers
- The PWM pins are driven to a high-impedance state when the PDPINTx pin is driven low and **after** PDPINTx signal qualification. The PDPINTx pin (after qualification) is reflected in bit 8 of the COMCONx register.
	- PDPINTA pin status is reflected in bit 8 of COMCONA register.
	- PDPINTB pin status is reflected in bit 8 of COMCONB register.
- EXTCON register bits provide options to individually trip control for each PWM pair of signals

### *4.2.7 Capture Unit*

The capture unit provides a logging function for different events or transitions. The values of the selected GP timer counter is captured and stored in the two-level-deep FIFO stacks when selected transitions are detected on capture input pins, CAPx ( $x = 1$ , 2, or 3 for EVA; and  $x = 4$ , 5, or 6 for EVB). The capture unit consists of three capture circuits.

- Capture units include the following features:
	- -- One 16-bit capture control register, CAPCONx (R/W)
	- -- One 16-bit capture FIFO status register, CAPFIFOx
	- Selection of GP timer 1/2 (for EVA) or 3/4 (for EVB) as the time base
	- -- Three 16-bit 2-level-deep FIFO stacks, one for each capture unit
	- Three capture input pins (CAP1/2/3 for EVA, CAP4/5/6 for EVB)—one input pin per capture unit. [All inputs are synchronized with the device (CPU) clock. In order for a transition to be captured, the input must hold at its current level to meet the input qualification circuitry requirements. The input pins CAP1/2 and CAP4/5 can also be used as QEP inputs to the QEP circuit.]
	- User-specified transition (rising edge, falling edge, or both edges) detection
	- Three maskable interrupt flags, one for each capture unit
	- -- The capture pins can also be used as general-purpose interrupt pins, if they are not used for the capture function.

### *4.2.8 Quadrature-Encoder Pulse (QEP) Circuit*

Two capture inputs (CAP1 and CAP2 for EVA; CAP4 and CAP5 for EVB) can be used to interface the on-chip QEP circuit with a quadrature encoder pulse. Full synchronization of these inputs is performed on-chip. Direction or leading-quadrature pulse sequence is detected, and GP timer 2/4 is incremented or decremented by the rising and falling edges of the two input signals (four times the frequency of either input pulse).

With EXTCONA register bits, the EVA QEP circuit can use CAP3 as a capture index pin as well. Similarly, with EXTCONB register bits, the EVB QEP circuit can use CAP6 as a capture index pin.

# *4.2.9 External ADC Start-of-Conversion*

EVA/EVB start-of-conversion (SOC) can be sent to an external pin (EVASOC/EVBSOC) for external ADC interface. EVASOC and EVBSOC are MUXed with T2CTRIP and T4CTRIP, respectively.

### **4.3 Enhanced Analog-to-Digital Converter (ADC) Module**

A simplified functional block diagram of the ADC module is shown in Figure 4-4. The ADC module consists of a 12-bit ADC with a built-in sample-and-hold (S/H) circuit. Functions of the ADC module include:

- 12-bit ADC core with built-in S/H
- Analog input: 0.0 V to 3.0 V (Voltages above 3.0 V produce full-scale conversion results.)
- Fast conversion rate: 80 ns at 25-MHz ADC clock, 12.5 MSPS
- 16-channel, MUXed inputs
- Autosequencing capability provides up to 16 "autoconversions" in a single session. Each conversion can be programmed to select any 1 of 16 input channels
- Sequencer can be operated as two independent 8-state sequencers or as one large 16-state sequencer (i.e., two cascaded 8-state sequencers)
- Sixteen result registers (individually addressable) to store conversion values
	- The digital value of the input analog voltage is derived by: Digital Value =  $0$ , when input  $\leq 0$  V



- Multiple triggers as sources for the start-of-conversion (SOC) sequence
	- S/W software immediate start
	- EVA Event manager A (multiple event sources within EVA)
	- EVB Event manager B (multiple event sources within EVB)
- Flexible interrupt control allows interrupt request on every end-of-sequence (EOS) or every other EOS
- Sequencer can operate in "start/stop" mode, allowing multiple "time-sequenced triggers" to synchronize conversions
- EVA and EVB triggers can operate independently in dual-sequencer mode
- Sample-and-hold (S/H) acquisition time window has separate prescale control

The ADC module in the F281x and C281x has been enhanced to provide flexible interface to event managers A and B. The ADC interface is built around a fast, 12-bit ADC module with a fast conversion rate of 80 ns at 25-MHz ADC clock. The ADC module has 16 channels, configurable as two independent 8-channel modules to service event managers A and B. The two independent 8-channel modules can be cascaded to form a 16-channel module. Although there are multiple input channels and two sequencers, there is only one converter in the ADC module. Figure 4-4 shows the block diagram of the  $F281x$  and C281x ADC module.

The two 8-channel modules have the capability to autosequence a series of conversions, each module has the choice of selecting any one of the respective eight channels available through an analog MUX. In the cascaded mode, the autosequencer functions as a single 16-channel sequencer. On each sequencer, once the conversion is complete, the selected channel value is stored in its respective RESULT register. Autosequencing allows the system to convert the same channel multiple times, allowing the user to perform oversampling algorithms. This gives increased resolution over traditional single-sampled conversion results.



Figure 4-4. Block Diagram of the F281x and C281x ADC Module

To obtain the specified accuracy of the ADC, proper board layout is critical. To the best extent possible, traces leading to the ADCIN pins should not run in close proximity to the digital signal paths. This is to minimize switching noise on the digital lines from getting coupled to the ADC inputs. Furthermore, proper isolation techniques must be used to isolate the ADC module power pins  $(V_{DDA1}/V_{DDA2}$ , AV<sub>DDREFBG</sub>) from the digital supply. For better accuracy and ESD protection, unused ADC inputs should be connected to analog ground.

#### **Notes:**

- 1. The ADC registers are accessed at the SYSCLKOUT rate. The internal timing of the ADC module is controlled by the high-speed peripheral clock (HSPCLK).
- 2. The behavior of the ADC module based on the state of the ADCENCLK and HALT signals is as follows:

**ADCENCLK:** On reset, this signal will be low. While reset is active-low (XRS) the clock to the register will still function. This is necessary to make sure all registers and modes go into their default reset state. The analog module will however be in a low-power inactive state. As soon as reset goes high, then the clock to the registers will be disabled. When the user sets the ADCENCLK signal high, then the clocks to the registers will be enabled and the analog module will be enabled. There will be a certain time delay (ms range) before the ADC is stable and can be used.

**HALT:** This signal only affects the analog module. It does not affect the registers. If low, the ADC module is powered. If high, the ADC module goes into low-power mode. The HALT mode will stop the clock to the CPU, which will stop the HSPCLK. Therefore the ADC register logic will be turned off indirectly.

Figure 4-5 shows the ADC pin-biasing for internal reference and Figure 4-6 shows the ADC pin-biasing for external reference.



NOTES: A. Provide access to this pin in PCB layouts. Intended for test purposes only.

B. Use 24.9 kΩ for ADC clock range 1 - 18.75 MHz; use 20 kΩ for ADC clock range 18.75 - 25 MHz.

C. TAIYO YUDEN EMK325F106ZH, EMK325BJ106MD, or equivalent ceramic capacitor

D. External decoupling capacitors are recommended on all power pins.

E. Analog inputs must be driven from an operational amplifier that does not degrade the ADC performance.

#### **Figure 4-5. ADC Pin Connections With Internal Reference**

#### **NOTE:**

The temperature rating of any recommended component must match the rating of the end product.



NOTES: A. External decoupling capacitors are recommended on all power pins.

B. Analog inputs must be driven from an operational amplifier that does not degrade the ADC performance.

C. Use 24.9 kΩ for ADC clock range 1 - 18.75 MHz; use 20 kΩ for ADC clock range 18.75 - 25 MHz.

D. It is recommended that buffered external references be provided with a voltage difference of (ADCREFP-ADCREFM)  $= 1$  V  $\pm$  0.1% or better.

External reference is enabled using bit 8 in the ADCTRL3 Register at ADC power up. In this mode, the accuracy of external reference is critical for overall gain. The voltage ADCREFP-ADCREFM will determine the overall accuracy. Do not enable internal references when external references are connected to ADCREFP and ADCREFM. See the *TMS320x281x DSP Analog-to-Digital Converter (ADC) Reference Guide* (literature number SPRU060) for more information.

Figure 4-6. ADC Pin Connections With External Reference

The ADC operation is configured, controlled, and monitored by the registers listed in Table 4-4.



# **Table 4--4. ADC Registers†**

† The above registers are Peripheral Frame 2 Registers.

# **4.4 Enhanced Controller Area Network (eCAN) Module**

The CAN module has the following features:

- Fully compliant with CAN protocol, version 2.0B
- Supports data rates up to 1 Mbps
- Thirty-two mailboxes, each with the following properties:
	- -- Configurable as receive or transmit
	- Configurable with standard or extended identifier
	- Has a programmable receive mask
	- Supports data and remote frame
	- -- Composed of 0 to 8 bytes of data
	- -- Uses a 32-bit time stamp on receive and transmit message
	- -- Protects against reception of new message
	- Holds the dynamically programmable priority of transmit message
	- Employs a programmable interrupt scheme with two interrupt levels
	- Employs a programmable alarm on transmission or reception time-out
- Low-power mode
- Programmable wake-up on bus activity
- Automatic reply to a remote request message
- Automatic retransmission of a frame in case of loss of arbitration or error
- 32-bit local network time counter synchronized by a specific message (communication in conjunction with mailbox 16)
- Self-test mode
	- -- Operates in a loopback mode receiving its own message. A "dummy" acknowledge is provided, thereby eliminating the need for another node to provide the acknowledge bit.

**NOTE:** For a SYSCLKOUT of 150 MHz, the smallest bit rate possible is 23.4 kbps.

The 28x CAN has passed the conformance test per ISO/DIS 16845. Contact TI for details.



**Figure 4--7. eCAN Block Diagram and Interface Circuit**



#### Table 4-5. 3.3-V eCAN Transceivers for the TMS320F281x and TMS320C281x DSPs
**eCAN Control and Status Registers**

|                             |                                          |             | <b>Mailbox Enable - CANME</b>                |  |  |
|-----------------------------|------------------------------------------|-------------|----------------------------------------------|--|--|
|                             |                                          |             | <b>Mailbox Direction - CANMD</b>             |  |  |
|                             |                                          |             | <b>Transmission Request Set - CANTRS</b>     |  |  |
|                             |                                          |             | <b>Transmission Request Reset - CANTRR</b>   |  |  |
|                             |                                          |             | <b>Transmission Acknowledge - CANTA</b>      |  |  |
|                             | eCAN Memory (512 Bytes)                  |             | Abort Acknowledge - CANAA                    |  |  |
| 6000h                       |                                          |             | <b>Received Message Pending - CANRMP</b>     |  |  |
| 603Fh                       | <b>Control and Status Registers</b>      |             | <b>Received Message Lost - CANRML</b>        |  |  |
| 6040h                       | Local Acceptance Masks (LAM)             |             | <b>Remote Frame Pending - CANRFP</b>         |  |  |
| 607Fh                       | $(32 \times 32 - \text{Bit RAM})$        |             | Global Acceptance Mask - CANGAM              |  |  |
| 6080h                       | <b>Message Object Time Stamps (MOTS)</b> |             | <b>Master Control - CANMC</b>                |  |  |
| 60BFh                       | $(32 \times 32 - \text{Bit RAM})$        |             | <b>Bit-Timing Configuration - CANBTC</b>     |  |  |
| 60C0h                       | <b>Message Object Time-Out (MOTO)</b>    |             | <b>Error and Status - CANES</b>              |  |  |
| 60FFh                       | $(32 \times 32 - \text{Bit RAM})$        |             | <b>Transmit Error Counter - CANTEC</b>       |  |  |
|                             |                                          |             | <b>Receive Error Counter - CANREC</b>        |  |  |
|                             |                                          |             | Global Interrupt Flag 0 - CANGIF0            |  |  |
|                             |                                          |             | <b>Global Interrupt Mask - CANGIM</b>        |  |  |
| eCAN Memory RAM (512 Bytes) |                                          |             | Global Interrupt Flag 1 - CANGIF1            |  |  |
| 6100h-6107h                 | <b>Mailbox 0</b>                         |             | <b>Mailbox Interrupt Mask - CANMIM</b>       |  |  |
| 6108h-610Fh                 | <b>Mailbox 1</b>                         |             | <b>Mailbox Interrupt Level - CANMIL</b>      |  |  |
| 6110h-6117h                 | <b>Mailbox 2</b>                         |             | <b>Overwrite Protection Control - CANOPC</b> |  |  |
| 6118h-611Fh                 | Mailbox 3                                |             | TX I/O Control - CANTIOC                     |  |  |
| 6120h-6127h                 | <b>Mailbox 4</b>                         |             | RX I/O Control - CANRIOC                     |  |  |
|                             |                                          |             | <b>Time Stamp Counter - CANTSC</b>           |  |  |
|                             |                                          |             | <b>Time-Out Control - CANTOC</b>             |  |  |
|                             |                                          |             | <b>Time-Out Status - CANTOS</b>              |  |  |
| 61E0h-61E7h                 | <b>Mailbox 28</b>                        |             | <b>Reserved</b>                              |  |  |
| 61E8h-61EFh                 | <b>Mailbox 29</b>                        |             |                                              |  |  |
| 61F0h-61F7h                 | <b>Mailbox 30</b>                        |             |                                              |  |  |
| 61F8h-61FFh                 | <b>Mailbox 31</b>                        |             |                                              |  |  |
|                             |                                          |             | <b>Message Mailbox (16 Bytes)</b>            |  |  |
|                             | 61E8h-61E9h                              |             | <b>Message Identifier - MSGID</b>            |  |  |
| 61EAh-61EBh                 |                                          |             | <b>Message Control - MSGCTRL</b>             |  |  |
|                             |                                          | 61ECh-61EDh | <b>Message Data Low - MDL</b>                |  |  |
|                             |                                          | 61EEh-61EFh | Message Data High - MDH                      |  |  |
|                             |                                          |             |                                              |  |  |

**Figure 4-8. eCAN Memory Map** 

## **NOTE:**

If the eCAN module is not used in an application, the RAM available (LAM, MOTS, MOTO, and mailbox RAM) can be used as general-purpose RAM. The CAN module clock should be enabled for this.

The CAN registers listed in Table 4-6 are used by the CPU to configure and control the CAN controller and the message objects. eCAN control registers only support 32-bit read/write operations. Mailbox RAM can be accessed as 16 bits or 32 bits. 32-bit accesses are aligned to an even boundary.



## Table 4-6. CAN Registers Map<sup>t</sup>

† These registers are mapped to Peripheral Frame 1.

# **4.5 Multichannel Buffered Serial Port (McBSP) Module**

The McBSP module has the following features:

- Compatible to McBSP in TMS320C54x™ /TMS320C55x™ DSP devices, except the DMA features
- Full-duplex communication
- Double-buffered data registers which allow a continuous data stream
- Independent framing and clocking for receive and transmit
- External shift clock generation or an internal programmable frequency shift clock
- A wide selection of data sizes including 8-, 12-, 16-, 20-, 24-, or 32-bits
- 8-bit data transfers with LSB or MSB first
- Programmable polarity for both frame synchronization and data clocks
- HIghly programmable internal clock and frame generation
- Support A-bis mode
- Direct interface to industry-standard CODECs, Analog Interface Chips (AICs), and other serially connected A/D and D/A devices
- Works with SPI-compatible devices
- Two 16 x 16-level FIFO for Transmit channel
- Two 16 x 16-level FIFO for Receive channel

The following application interfaces can be supported on the McBSP:

- T1/E1 framers
- MVIP switching-compatible and ST-BUS-compliant devices including:
	- MVIP framers
	- -- H.100 framers
	- SCSA framers
	- IOM-2 compliant devices
	- AC97-compliant devices (the necessary multiphase frame synchronization capability is provided.)
	- IIS-compliant devices
- McBSP clock rate = CLKG =  $\frac{CLKSRG}{(1 + CLKGDIV)}$ , where CLKSRG source could be LSPCLK, CLKX, or CLKR.†



TMS320C54x and TMS320C55x are trademarks of Texas Instruments.

<sup>&</sup>lt;sup>†</sup> Serial port performance is limited by I/O buffer switching speed. Internal prescalers must be adjusted such that the peripheral speed is less than the I/O buffer speed limit—20-MHz maximum.



Figure 4-9 shows the block diagram of the McBSP module with FIFO, interfaced to the F281x and C281x version of Peripheral Frame 2.

**Figure 4-9. McBSP Module With FIFO** 

Table 4-7 provides a summary of the McBSP registers.





† DRR2/DRR1 and DXR2/DXR1 share the same addresses of receive and transmit FIFO registers in FIFO mode.

‡ FIFO pointers advancing is based on order of access to DRR2/DRR1 and DXR2/DXR1 registers.



# **Table 4-7. McBSP Register Summary (Continued)**

† DRR2/DRR1 and DXR2/DXR1 share the same addresses of receive and transmit FIFO registers in FIFO mode.

‡ FIFO pointers advancing is based on order of access to DRR2/DRR1 and DXR2/DXR1 registers.

# **4.6 Serial Communications Interface (SCI) Module**

The F281x and C281x devices include two serial communications interface (SCI) modules. The SCI modules support digital communications between the CPU and other asynchronous peripherals that use the standard non-return-to-zero (NRZ) format. The SCI receiver and transmitter are double-buffered, and each has its own separate enable and interrupt bits. Both can be operated independently or simultaneously in the full-duplex mode. To ensure data integrity, the SCI checks received data for break detection, parity, overrun, and framing errors. The bit rate is programmable to over 65000 different speeds through a 16-bit baud-select register.

Features of each SCI module include:

- Two external pins:
	- SCITXD: SCI transmit-output pin
	- SCIRXD: SCI receive-input pin

NOTE: Both pins can be used as GPIO if not used for SCI.

Baud rate programmable to 64K different rates<sup>†</sup>

- Baud rate = 
$$
\frac{\text{LSPCLK}}{(\text{BRR} + 1) * 8}
$$
, when BRR ≠ 0  
= 
$$
\frac{\text{LSPCLK}}{16}
$$
, when BRR = 0

- Data-word format
	- -- One start bit
	- Data-word length programmable from one to eight bits
	- -- Optional even/odd/no parity bit
	- One or two stop bits
- Four error-detection flags: parity, overrun, framing, and break detection
- Two wake-up multiprocessor modes: idle-line and address bit
- Half- or full-duplex operation
- Double-buffered receive and transmit functions
- Transmitter and receiver operations can be accomplished through interrupt-driven or polled algorithms with status flags.
	- -- Transmitter: TXRDY flag (transmitter-buffer register is ready to receive another character) and TX EMPTY flag (transmitter-shift register is empty)
	- -- Receiver: RXRDY flag (receiver-buffer register is ready to receive another character), BRKDT flag (break condition occurred), and RX ERROR flag (monitoring four interrupt conditions)
- Separate enable bits for transmitter and receiver interrupts (except BRKDT)

• Max bit rate = 
$$
\frac{75 \text{ MHz}}{16}
$$
 = 4.688 × 10<sup>6</sup> b/s

 $\dagger$  Serial port performance is limited by I/O buffer switching speed. Internal prescalers must be adjusted such that the peripheral speed is less than the I/O buffer speed limit—20 MHz maximum.

- NRZ (non-return-to-zero) format
- Ten SCI module control registers located in the control register frame beginning at address 7050h

NOTE: All registers in this module are 8-bit registers that are connected to Peripheral Frame 2. When a register is accessed, the register data is in the lower byte  $(7-0)$ , and the upper byte  $(15-8)$  is read as zeros. Writing to the upper byte has no effect.

Enhanced features:

- Auto baud-detect hardware logic
- 16-level transmit/receive FIFO

The SCI port operation is configured and controlled by the registers listed in Table 4-8 and Table 4-9.



#### **Table 4--8. SCI-A Registers†**

† Shaded registers are new registers for the FIFO mode.

## **Table 4--9. SCI-B Registers†‡**



† Shaded registers are new registers for the FIFO mode.

‡ Registers in this table are mapped to peripheral bus 16 space. This space only allows 16-bit accesses. 32-bit accesses produce undefined results.



Figure 4-10 shows the SCI module block diagram.

**Figure 4-10. Serial Communications Interface (SCI) Module Block Diagram** 

# **4.7 Serial Peripheral Interface (SPI) Module**

The F281x and C281x devices include the four-pin serial peripheral interface (SPI) module. The SPI is a high-speed, synchronous serial I/O port that allows a serial bit stream of programmed length (one to sixteen bits) to be shifted into and out of the device at a programmable bit-transfer rate. Normally, the SPI is used for communications between the DSP controller and external peripherals or another processor. Typical applications include external I/O or peripheral expansion through devices such as shift registers, display drivers, and ADCs. Multidevice communications are supported by the master/slave operation of the SPI.

The SPI module features include:

- Four external pins:
	- SPISOMI: SPI slave-output/master-input pin
	- -- SPISIMO: SPI slave-input/master-output pin
	- SPISTE: SPI slave transmit-enable pin
	- SPICLK: SPI serial-clock pin

NOTE: All four pins can be used as GPIO, if the SPI module is not used.

- Two operational modes: master and slave
- Baud rate: 125 different programmable rates
	- Baud rate =  $\frac{\text{LSPCLK}}{(\text{SPIBRR} + 1)}$ when SPIBRR  $\neq 0$ **LSPCLK** when  $SPIBRR = 0, 1, 2, 3$

Serial port performance is limited by I/O buffer switching speed. Internal prescalers must be adjusted such that the peripheral speed is less than the I/O buffer speed limit—20 MHz maximum.

- Data word length: one to sixteen data bits
- Four clocking schemes (controlled by clock polarity and clock phase bits) include:
	- -- Falling edge without phase delay: SPICLK active-high. SPI transmits data on the falling edge of the SPICLK signal and receives data on the rising edge of the SPICLK signal.
	- Falling edge with phase delay: SPICLK active-high. SPI transmits data one half-cycle ahead of the falling edge of the SPICLK signal and receives data on the falling edge of the SPICLK signal.
	- -- Rising edge without phase delay: SPICLK inactive-low. SPI transmits data on the rising edge of the SPICLK signal and receives data on the falling edge of the SPICLK signal.
	- -- Rising edge with phase delay: SPICLK inactive-low. SPI transmits data one half-cycle ahead of the falling edge of the SPICLK signal and receives data on the rising edge of the SPICLK signal.
- Simultaneous receive and transmit operation (transmit function can be disabled in software)
- Transmitter and receiver operations are accomplished through either interrupt-driven or polled algorithms.
- Nine SPI module control registers: Located in control register frame beginning at address 7040h.

NOTE: All registers in this module are 16-bit registers that are connected to Peripheral Frame 2.When a register is accessed, the register data is in the lower byte  $(7-0)$ , and the upper byte  $(15-8)$  is read as zeros. Writing to the upper byte has no effect.

Enhanced feature:

- 16-level transmit/receive FIFO
- Delayed transmit control

The SPI port operation is configured and controlled by the registers listed in Table 4-10.



## **Table 4--10. SPI Registers**

NOTE: The above registers are mapped to Peripheral Frame 2. This space only allows 16-bit accesses. 32-bit accesses produce undefined results.



Figure 4-11 is a block diagram of the SPI in slave mode.

† SPISTE is driven low by the master for a slave device.

### Figure 4-11. Serial Peripheral Interface Module Block Diagram (Slave Mode)

# **4.8 GPIO MUX**

The GPIO Mux registers, are used to select the operation of shared pins on the F281x and C281x devices. The pins can be individually selected to operate as "Digital I/O" or connected to "Peripheral I/O" signals (via the GPxMUX registers). If selected for "Digital I/O" mode, registers are provided to configure the pin direction (via the GPxDIR registers) and to qualify the input signal to remove unwanted noise (via the GPxQUAL) registers). Table 4-11 lists the GPIO Mux Registers.

| <b>NAME</b>    | <b>ADDRESS</b>         | SIZE (x16)     | <b>REGISTER DESCRIPTION</b>                        |  |
|----------------|------------------------|----------------|----------------------------------------------------|--|
| <b>GPAMUX</b>  | 0x00 70C0              | 1              | GPIO A Mux Control Register                        |  |
| <b>GPADIR</b>  | 0x00 70C1              | $\mathbf{1}$   | <b>GPIO A Direction Control Register</b>           |  |
| <b>GPAQUAL</b> | 0x00 70C2              | 1              | <b>GPIO A Input Qualification Control Register</b> |  |
| Reserved       | 0x00 70C3              | $\mathbf{1}$   |                                                    |  |
| <b>GPBMUX</b>  | 0x00 70C4              | 1              | <b>GPIO B Mux Control Register</b>                 |  |
| <b>GPBDIR</b>  | 0x00 70C5              | $\mathbf{1}$   | <b>GPIO B Direction Control Register</b>           |  |
| <b>GPBQUAL</b> | 0x00 70C6              | $\mathbf{1}$   | <b>GPIO B Input Qualification Control Register</b> |  |
| Reserved       | 0x00 70C7              | $\mathbf{1}$   |                                                    |  |
| Reserved       | 0x00 70C8              | $\mathbf{1}$   |                                                    |  |
| Reserved       | 0x00 70C9              | $\mathbf{1}$   |                                                    |  |
| Reserved       | 0x00 70CA              | $\mathbf{1}$   |                                                    |  |
| Reserved       | 0x00 70CB              | $\mathbf{1}$   |                                                    |  |
| <b>GPDMUX</b>  | 0x00 70CC              | $\mathbf{1}$   | GPIO D Mux Control Register                        |  |
| <b>GPDDIR</b>  | 0x00 70CD              | $\mathbf{1}$   | <b>GPIO D Direction Control Register</b>           |  |
| <b>GPDQUAL</b> | 0x00 70CE              | 1              | <b>GPIO D Input Qualification Control Register</b> |  |
| Reserved       | 0x00 70CF              | $\mathbf{1}$   |                                                    |  |
| <b>GPEMUX</b>  | 0x00 70D0              | $\mathbf{1}$   | <b>GPIO E Mux Control Register</b>                 |  |
| <b>GPEDIR</b>  | 0x00 70D1              | 1              | <b>GPIO E Direction Control Register</b>           |  |
| <b>GPEQUAL</b> | 0x00 70D2              | $\mathbf{1}$   | <b>GPIO E Input Qualification Control Register</b> |  |
| Reserved       | 0x00 70D3              | $\mathbf{1}$   |                                                    |  |
| <b>GPFMUX</b>  | 0x00 70D4              | $\mathbf{1}$   | <b>GPIO F Mux Control Register</b>                 |  |
| <b>GPFDIR</b>  | 0x00 70D5              | $\mathbf{1}$   | <b>GPIO F Direction Control Register</b>           |  |
| Reserved       | 0x00 70D6              | $\mathbf{1}$   |                                                    |  |
| Reserved       | 0x00 70D7              | $\mathbf{1}$   |                                                    |  |
| <b>GPGMUX</b>  | 0x00 70D8              | $\mathbf{1}$   | GPIO G Mux Control Register                        |  |
| <b>GPGDIR</b>  | 0x00 70D9              | 1              | <b>GPIO G Direction Control Register</b>           |  |
| Reserved       | 0x00 70DA              | $\mathbf{1}$   |                                                    |  |
| Reserved       | 0x00 70DB              | $\mathbf{1}$   |                                                    |  |
| Reserved       | 0x00 70DC<br>0x00 70DF | $\overline{4}$ |                                                    |  |

**Table 4--11. GPIO Mux Registers†‡§**

† Reserved locations return undefined values and writes are ignored.

‡ Not all inputs support input signal qualification.

§ These registers are EALLOW protected. This prevents spurious writes from overwriting the contents and corrupting the system.

If configured for "Digital I/O" mode, additional registers are provided for setting individual I/O signals (via the GPxSET registers), for clearing individual I/O signals (via the GPxCLEAR registers), for toggling individual I/O signals (via the GPxTOGGLE registers), or for reading/writing to the individual I/O signals (via the GPxDAT registers). Table 4-12 lists the GPIO Data Registers. For more information, see the *TMS320x281x DSP System Control and Interrupts Reference Guide* (literature number SPRU078).





 $\dagger$  Reserved locations will return undefined values and writes will be ignored.

‡ These registers are NOT EALLOW protected. The above registers will typically be accessed regularly by the user.



Figure 4--12 shows how the various register bits select the various modes of operation for GPIO function.

- NOTES: A. In the GPIO mode, when the GPIO pin is configured for output operation, reading the GPxDAT data register only gives the value written, not the value at the pin. In the peripheral mode, the state of the pin can be read through the GPxDAT register, provided the corresponding direction bit is zero (input mode).
	- B. Some selected input signals are qualified by the SYSCLKOUT. The GPxQUAL register specifies the qualification sampling period. The sampling window is 6 samples wide and the output is only changed when all samples are the same (all 0's or all 1's). This feature removes unwanted spikes from the input signal.

## **Figure 4--12. GPIO/Peripheral Pin Multiplexing**

## **NOTE:**

The input function of the GPIO pin and the input path to the peripheral are always enabled. It is the output function of the GPIO pin that is multiplexed with the output path of the primary (peripheral) function. Since the output buffer of a pin connects back to the input buffer, any GPIO signal present at the pin will be propagated to the peripheral module as well. Therefore, when a pin is configured for GPIO operation, the corresponding peripheral functionality (and interrupt-generating capability) must be disabled. Otherwise, interrupts may be inadvertently triggered. This is especially critical when the PDPINTA and PDPINTB pins are used as GPIO pins, since a value of zero for GPDDAT.0 or GPDDAT.5 (PDPINTx) will put PWM pins in a high-impedance state. The CxTRIP and TxCTRIP pins will also put the corresponding PWM pins in high impedance, if they are driven low (as GPIO pins) *and* bit EXTCONx.0 = 1.

# **5 Development Support**

Texas Instruments (TI) offers an extensive line of development tools for the C28x™ generation of DSPs, including tools to evaluate the performance of the processors, generate code, develop algorithm implementations, and fully integrate and debug software and hardware modules.

The following products support development of F281x- and C281x-based applications:

## **Software Development Tools**

- Code Composer Studio™ Integrated Development Environment (IDE)
	- -- C/C++ Compiler
	- Code generation tools
	- Assembler/Linker
	- **Cycle Accurate Simulator**
- Application algorithms
- Sample applications code

### **Hardware Development Tools**

- 2812 eZdsp
- JTAG-based emulators -- SPI515, XDS510PP, XDS510PP Plus, XDS510 USB
- Universal 5-V dc power supply
- Documentation and cables

## **5.1 Device and Development Support Tool Nomenclature**

To designate the stages in the product development cycle, TI assigns prefixes to the part numbers of all [TMS320] DSP devices and support tools. Each [TMS320] DSP commercial family member has one of three prefixes: TMX, TMP, or TMS (e.g., TMS320F2812GHH). Texas Instruments recommends two of three possible prefix designators for its support tools: TMDX and TMDS. These prefixes represent evolutionary stages of product development from engineering prototypes (TMX/TMDX) through fully qualified production devices/tools (TMS/TMDS).

- **TMX** Experimental device that is not necessarily representative of the final device's electrical specifications
- **TMP** Final silicon die that conforms to the device's electrical specifications but has not completed quality and reliability verification
- **TMS** Fully qualified production device

Support tool development evolutionary flow:

- **TMDX** Development-support product that has not yet completed Texas Instruments internal qualification testing.
- **TMDS** Fully qualified development-support product

TMX and TMP devices and TMDX development-support tools are shipped against the following disclaimer:

"Developmental product is intended for internal evaluation purposes."

TMS devices and TMDS development-support tools have been characterized fully, and the quality and reliability of the device have been demonstrated fully. TI's standard warranty applies.

Predictions show that prototype devices (TMX or TMP) have a greater failure rate than the standard production devices. Texas Instruments recommends that these devices not be used in any production system because their expected end-use failure rate still is undefined. Only qualified production devices are to be used.

TMS320 is a trademark of Texas Instruments.

TI device nomenclature also includes a suffix with the device family name. This suffix indicates the package type (for example, PBK) and temperature range (for example, A). Figure 5-1 provides a legend for reading the complete device name for any TMS320x28x family member.



LQFP = Low-Profile Quad Flatpack

### Figure 5-1. TMS320x28x Device Nomenclature

# **5.2 Documentation Support**

Extensive documentation supports all of the TMS320™ DSP family generations of devices from product announcement through applications development. The types of documentation available include: data sheets and data manuals, with design specifications; and hardware and software applications.

Table 5--1 shows the peripheral reference guides appropriate for use with the devices in this data manual. See the *TMS320x28xx, 28xxx DSP Peripheral Reference Guide* (literature number SPRU566) for more information on types of peripherals.

| <b>PERIPHERAL</b>                                         | LIT. NO. | $TYPE^{\dagger}$ | 2812 | 2811, 2810 |
|-----------------------------------------------------------|----------|------------------|------|------------|
| TMS320x281x DSP System Control and Interrupts             | SPRU078  |                  |      |            |
| TMS320x281x DSP External Interface (XINTF)                | SPRU067  |                  | х    |            |
| TMS320x281x Enhanced Controller Area Network (eCAN)       | SPRU074  |                  | ᄉ    |            |
| TMS320x281x DSP Event Manager (EV)                        | SPRU065  |                  |      |            |
| TMS320x281x DSP Analog-to-Digital Converter (ADC)         | SPRU060  |                  |      |            |
| TMS320x281x DSP Multichannel Buffered Serial Port (McBSP) | SPRU061  |                  |      |            |
| TMS320x281x Serial Communications Interface (SCI)         | SPRU051  |                  | x    |            |
| TMS320x281x Serial Peripheral Interface                   | SPRU059  |                  | x    |            |
| TMS320x281x DSP Boot ROM                                  | SPRU095  |                  |      |            |

**Table 5--1. TMS320x281x Peripheral Selection Guide**

† A type change represents a major functional feature difference in a peripheral module. Within a peripheral type, there may be minor differences between devices which do not affect the basic functionality of the module. These device-specific differences are listed in the peripheral reference guides.

The following documents are available on the TI website (http://www.ti.com):

*TMS320C28x CPU and Instruction Set Reference Guide* (literature number SPRU430) describes the central processing unit (CPU) and the assembly language instructions of the TMS320C28x™ fixed-point digital signal processors (DSPs). It also describes emulation features available on these DSPs.

*TMS320x281x DSP Analog-to-Digital Converter (ADC) Reference Guide* (literature number SPRU060) describes the ADC module. The module is a 12-bit pipelined ADC. The analog circuits of this converter, referred to as the core in this document, include the front-end analog multiplexers (MUXs), sample-and-hold (S/H) circuits, the conversion core, voltage regulators, and other analog supporting circuits. Digital circuits, referred to as the wrapper in this document, include programmable conversion sequencer, result registers, interface to analog circuits, interface to device peripheral bus, and interface to other on-chip modules.

*TMS320x281x DSP Boot ROM Reference Guide* (literature number SPRU095) describes the purpose and features of the bootloader (factory-programmed boot-loading software). It also describes other contents of the device on-chip boot ROM and identifies where all of the information is located within that memory.

*TMS320x281x DSP Event Manager (EV) Reference Guide* (literature number SPRU065) describes the EV modules that provide a broad range of functions and features that are particularly useful in motion control and motor control applications. The EV modules include general-purpose (GP) timers, full-compare/PWM units, capture units, and quadrature-encoder pulse (QEP) circuits.

*TMS320x281x DSP External Interface (XINTF) Reference Guide* (literature number SPRU067) describes the external interface (XINTF) of the 281x digital signal processors (DSPs).

*TMS320x281x DSP Multichannel Buffered Serial Port (McBSP) Reference Guide* (literature number SPRU061) describes the McBSP) available on the 281x devices. The McBSPs allow direct interface between a DSP and other devices in a system.

*TMS320x281x DSP System Control and Interrupts Reference Guide* (literature number SPRU078) describes the various interrupts and system control features of the 281x digital signal processors (DSPs).

*TMS320x281x Enhanced Controller Area Network (eCAN) Reference Guide* (literature number SPRU074) describes the eCAN that uses established protocol to communicate serially with other controllers in electrically noisy environments. With 32 fully configurable mailboxes and time-stamping feature, the eCAN module provides a versatile and robust serial communication interface. The eCAN module implemented in the C28x DSP is compatible with the CAN 2.0B standard (active).

*TMS320x28xx, 28xxx DSP Peripheral Reference Guide* (literature number SPRU566) describes the peripheral reference guides of the 28x digital signal processors (DSPs).

*TMS320x281x Serial Communications Interface (SCI) Reference Guide* (literature number SPRU051) describes the SCI that is a two-wire asynchronous serial port, commonly known as a UART. The SCI modules support digital communications between the CPU and other asynchronous peripherals that use the standard non-return-to-zero (NRZ) format.

*TMS320x281x Serial Peripheral Interface Reference Guide* (literature number SPRU059) describes the SPI - a high-speed synchronous serial input/output (I/O) port that allows a serial bit stream of programmed length (one to sixteen bits) to be shifted into and out of the device at a programmed bit-transfer rate. The SPI is used for communications between the DSP controller and external peripherals or another controller.

*3.3V DSP for Digital Motor Control Application Report* (literature number SPRA550). The application report first describes a scenario of a 3.3-V-only motor controller indicating that for most applications, no significant issue of interfacing between 3.3 V and 5 V exists. Cost-effective 3.3-V/5-V interfacing techniques are then discussed for the situations where such interfacing is needed. On-chip 3.3-V analog-to-digital converter (ADC) versus 5-V ADC is also discussed. Guidelines for component layout and printed circuit board (PCB) design that can reduce system noise and EMI effects are summarized in the last section.

*TMS320C28x Instruction Set Simulator Technical Overview* (literature number SPRU608) describes the simulator, available within the Code Composer Studio for TMS320C2000 IDE, that simulates the instruction set of the C28x core.

*TMS320C28x DSP/BIOS 5.x Application Programming Interface (API) Reference Guide* (literature number SPRU625) describes development using DSP/BIOS.

*TMS320C28x Assembly Language Tools v5.0.0 User's Guide* (literature number SPRU513) describes the assembly language tools (assembler and other tools used to develop assembly language code), assembler directives, macros, common object file format, and symbolic debugging directives for the TMS320C28x™ device.

*TMS320C28x Optimizing C/C++ Compiler v5.0.0 User's Guide* (literature number SPRU514) describes the TMS320C28x™ C/C++ compiler. This compiler accepts ANSI standard C/C++ source code and produces TMS320™ DSP assembly language source code for the TMS320C28x device.

**Programming Examples for the TMS320F281x eCAN** (literature number SPRA876) contains several programming examples to illustrate how the eCAN module is set up for different modes of operation. The objective is to help you come up to speed quickly in programming the eCAN. All programs have been extensively commented to aid easy understanding. The CANalyzer tool from Vector CANtech, Inc. was used to monitor and control the bus operation. All projects and CANalyzer configuration files are included in the attached SPRA876.zip file.

*F2810, F2811, and F2812 ADC Calibration Application Report* (literature number SPRA989) describes a method for improving the absolute accuracy of the 12-bit analog-to-digital converter (ADC) found on the F2810/F2811/F2812 devices. Due to inherent gain and offset errors, the absolute accuracy of the ADC is impacted. The methods described in this application note can improve the absolute accuracy of the ADC to achieve levels better than 0.5%. This application note is accompanied by an example program (ADCcalibration.zip) that executes from RAM on the F2812 EzDSP.

A series of DSP textbooks is published by Prentice-Hall and John Wiley & Sons to support digital signal processing research and education. The TMS320™ DSP newsletter, *Details on Signal Processing*, is published quarterly and distributed to update TMS320™ DSP customers on product information.

Updated information on the TMS320™ DSP controllers can be found on the worldwide web at: **http://www.ti.com**.

To send comments regarding this *TMS320F2810, TMS320F2811, TMS320F2812, TMS320C2810, TMS320C2811, TMS320C2812 Digital Signal Processors Data Manual*(literature number SPRS174), use the *comments@books.sc.ti.com* email address, which is a repository for feedback. For questions and support, contact the Product Information Center listed at the **http://www.ti.com/sc/docs/pic/home.htm** site.

# **6 Electrical Specifications**

This section provides the absolute maximum ratings and the recommended operating conditions for the TMS320F281x and TMS320C281x DSPs.

## **6.1 Absolute Maximum Ratings**

Unless otherwise noted, the list of absolute maximum ratings are specified over operating temperature ranges. Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under Section 6.2 is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. All voltage values are with respect to  $V_{SS}$ .



‡ Long-term high-temperature storage and/or extended use at maximum temperature conditions may result in a reduction of overall device life. For additional information, see *IC Package Thermal Metrics Application Report* (literature number SPRA953) and *Reliability Data for TMS320LF24xx and TMS320F28xx Devices Application Repor*t (literature number SPRA963).



# **6.2 Recommended Operating Conditions†**

t See Section 6.9 for power sequencing of V<sub>DDIO</sub>, V<sub>DDAIO</sub>, V<sub>DD</sub>, V<sub>DDA1</sub>/V<sub>DDA2</sub>/AV<sub>DDREFBG</sub>, and V<sub>DD3VFL</sub>.<br>‡ Group 2 pins are as follows: XINTF pins, T1CTRIP\_PDPINTA, TDO, XCLKOUT, XF, EMU0, and EMU1.

## **6.3 Electrical Characteristics Over Recommended Operating Conditions (Unless Otherwise Noted)**



† Applicable to C281x devices

‡ Applicable to F281x devices

§ The following pins have no internal PU/PD: GPIOE0, GPIOE1, GPIOF0, GPIOF1, GPIOF2, GPIOF3, GPIOF12, GPIOG4, and GPIOG5.

<sup>1</sup> The following pins have an internal pulldown: XMP/MC, TESTSEL, and TRST.

### **6.4 Current Consumption by Power-Supply Pins Over Recommended Operating Conditions During Low-Power Modes at 150-MHz SYSCLKOUT (TMS320F281x)**



 $\dagger$  I<sub>DDIO</sub> current is dependent on the electrical loading on the I/O pins.

 $^{\ddagger}$  I<sub>DDA</sub> includes current into V<sub>DDA1</sub>, V<sub>DDA2</sub>, AV<sub>DDREFBG</sub>, and V<sub>DDAIO</sub> pins.

 $$$  MAX numbers are at 125°C, and MAX voltage (V<sub>DD</sub> = 1.89 V; V<sub>DDIO</sub>, V<sub>DD3VFL</sub>, V<sub>DDA</sub> = 3.47 V).

 $\P$  I<sub>DD</sub> represents the total current drawn from the 1.8-V rail (V<sub>DD</sub>). It includes a small amount of current (<1 mA) drawn by V<sub>DD1</sub>.

### **NOTE:**

### HALT and STANDBY modes cannot be used when the PLL is disabled.

### **6.5 Current Consumption by Power-Supply Pins Over Recommended Operating Conditions During Low-Power Modes at 150-MHz SYSCLKOUT (TMS320C281x)**



 $\dagger$  I<sub>DDIO</sub> current is dependent on the electrical loading on the I/O pins.

<sup>‡</sup> I<sub>DDA</sub> includes current into V<sub>DDA1</sub>, V<sub>DDA2</sub>, AV<sub>DDREFBG</sub>, and V<sub>DDAIO</sub> pins.

 $\text{\^{}8}$  MAX numbers are at 125°C, and MAX voltage (V<sub>DD</sub> = 1.89 V; V<sub>DDIO</sub>, V<sub>DD3VFL</sub>, V<sub>DDA</sub> = 3.47 V).

 $\textsuperscript{fl}$  I<sub>DD</sub> represents the total current drawn from the 1.8-V rail (V<sub>DD</sub>). It includes a small amount of current (<1 mA) drawn by V<sub>DD1</sub>.

.

# **6.6 Current Consumption Graphs**



NOTES: A. Test conditions are as defined in Table 6-5 for operational currents.

B. I<sub>DD</sub> represents the total current drawn from the 1.8-V rail (V<sub>DD</sub>). It includes a small amount of current (<1 mA) drawn by V<sub>DD1</sub>. C. IDDA represents the current drawn by VDDA1 and VDDA2 rails.

D. Total 3.3-V current is the sum of  $I_{DDIO}$ ,  $I_{DD3VFL}$ , and  $I_{DDA}$ . It includes a small amount of current (<1 mA) drawn by VDDAIO.



Figure 6-1. F2812/F2811/F2810 Typical Current Consumption Over Frequency





NOTES: A. Test conditions are as defined in Table 6-5 for operational currents.

- B. I<sub>DD</sub> represents the total current drawn from the 1.8-V rail (V<sub>DD</sub>). It includes a small amount of current (<1 mA) drawn by V<sub>DD1</sub>.
- C. IDDA represents the current drawn by VDDA1 and VDDA2 rails.
- D. Total 3.3-V current is the sum of  $I_{DDIO}$  and  $I_{DDA}$ . It includes a small amount of current (<1 mA) drawn by VDDAIO.

Figure 6-3. C2812/C2811/C2810 Typical Current Consumption Over Frequency





## **6.7 Reducing Current Consumption**

28x DSPs incorporate a unique method to reduce the device current consumption. A reduction in current consumption can be achieved by turning off the clock to any peripheral module which is not used in a given application. Table 6-1 indicates the typical reduction in current consumption achieved by turning off the clocks to various peripherals.

| <b>PERIPHERAL MODULE</b> | I <sub>DD</sub> CURRENT REDUCTION (mA) |  |  |
|--------------------------|----------------------------------------|--|--|
| eCAN                     | 12                                     |  |  |
| <b>EVA</b>               | 6                                      |  |  |
| <b>EVB</b>               | 6                                      |  |  |
| <b>ADC</b>               | 8 <sup>†</sup>                         |  |  |
| SCI                      | 4                                      |  |  |
| <b>SPI</b>               | 5                                      |  |  |
| <b>McBSP</b>             | 13                                     |  |  |

**Table 6--1. Typical Current Consumption by Various Peripherals (at 150 MHz)†**

† All peripheral clocks are disabled upon reset. Writing to/reading from peripheral registers is possible only after the peripheral clocks are turned on**.**

‡ This number represents the current drawn by the digital portion of the ADC module. Turning off the clock to the ADC module results in the elimination of the current drawn by the analog portion of the ADC ( $I_{DDA}$ ) as well.

### **6.8 Emulator Connection Without Signal Buffering for the DSP**

Figure 6-5 shows the connection between the DSP and JTAG header for a single-processor configuration. If the distance between the JTAG header and the DSP is greater than 6 inches, the emulation signals must be buffered. If the distance is less than 6 inches, buffering is typically not needed. Figure 6-5 shows the simpler, no-buffering situation. For the pullup/pulldown resistor values, see the pin description section.



Figure 6-5. Emulator Connection Without Signal Buffering for the DSP

## **6.9 Power Sequencing Requirements**

TMS320F2812/F2811/F2810 silicon requires dual voltages (1.8-V or 1.9-V and 3.3-V) to power up the CPU, Flash, ROM, ADC, and the I/Os. To ensure the correct reset state for all modules during power up, there are some requirements to be met while powering up/powering down the device. The current F2812 silicon reference schematics (Spectrum Digital Incorporated eZdsp. board) suggests two options for the power sequencing circuit.

Power sequencing is not needed for C281x devices. In other words, 3.3-V and 1.8-V (or 1.9-V) can ramp together. C281x can also be used on boards that have F281x power sequencing implemented; however, if the 1.8-V (or 1.9-V) rail lags the 3.3-V rail, the GPIO pins are undefined until the 1.8-V rail reaches at least 1 V.

• Option 1:

In this approach, an external power sequencing circuit enables  $V_{DD|O}$  first, then  $V_{DD}$  and  $V_{DD1}$  (1.8 V or 1.9 V). After 1.8 V (or 1.9 V) ramps, the 3.3 V for Flash (V<sub>DD3VFL</sub>) and ADC (V<sub>DDA1</sub>/V<sub>DDA2</sub>/AV<sub>DDREFBG</sub>) modules are ramped up. While option 1 is still valid, TI has simplified the requirement. Option 2 is the recommended approach.

• Option 2:

Enable power to all 3.3-V supply pins ( $V_{DDIO}$ ,  $V_{DD3VFL}$ ,  $V_{DDAA}/V_{DDAA}/V_{DDAIO}/AV_{DDREFBG}$ ) and then ramp 1.8 V (or 1.9 V) ( $V<sub>DD</sub>/V<sub>DD1</sub>$ ) supply pins.

1.8 V or 1.9 V (V<sub>DD</sub>/V<sub>DD1</sub>) should not reach 0.3 V until V<sub>DDIO</sub> has reached 2.5 V. This ensures the reset signal from the I/O pin has propagated through the I/O buffer to provide power-on reset to all the modules inside the device. See Figure 6-11 for power-on reset timing.

• Power-Down Sequencing:

During power-down, the device reset should be asserted low (8  $\mu$ s, minimum) before the V<sub>DD</sub> supply reaches 1.5 V. This will help to keep on-chip flash logic in reset prior to the  $V_{DDIO}/V_{DD}$  power supplies ramping down. It is recommended that the device reset control from "Low-Dropout (LDO)" regulators or voltage supervisors be used to meet this constraint. LDO regulators that facilitate power-sequencing (with the aid of additional external components) may be used to meet the power sequencing requirement. See www.spectrumdigital.com for F2812 eZdsp™ schematics and updates.





**NOTE:**

The GPIO pins are undefined until  $V_{DD} = 1$  V and  $V_{DDIO} = 2.5$  V.

eZdsp is a trademark of Spectrum Digital Incorporated.



<sup>†</sup> V<sub>DD\_3.3V</sub> - V<sub>DDIO</sub>, V<sub>DD3VFL</sub>, V<sub>DDAIO</sub>, V<sub>DDA1</sub>, V<sub>DDA2</sub>, AV<sub>DDREFBG</sub>

 $\sqrt[+]{2}$  V<sub>DD</sub><sub>1.8V</sub> - V<sub>DD</sub>, V<sub>DD1</sub>

NOTES: A. 1.8-V (or 1.9 V) supply should ramp after the 3.3-V supply reaches at least 2.5 V.

- B. Reset (XRS) should remain low until supplies and clocks are stable. See Figure 6--11, Power-on Reset in Microcomputer Mode  $(XMP/\overline{MC} = 0)$ , for minimum requirements.
- C. Voltage supervisor or LDO reset control will trip reset (XRS) first when the 3.3-V supply is off regulation. Typically, this occurs a few milliseconds before the 1.8-V (or 1.9 V) supply reaches 1.5 V.
- D. Keeping reset low (XRS) at least 8 μs prior to the 1.8-V (or 1.9 V) supply reaching 1.5 V will keep the flash module in complete reset before the supplies ramp down.
- E. Since the state of GPIO pins is undefined until the 1.8-V (or 1.9 V) supply reaches at least 1 V, this supply should be ramped as quickly as possible (after the 3.3-V supply reaches at least 2.5 V).
- F. Other than the power supply pins, no pin should be driven before the 3.3-V rail has been fully powered up.

### Figure 6-6. F2812/F2811/F2810 Typical Power-Up and Power-Down Sequence - Option 2

## **6.10 Signal Transition Levels**

Note that some of the signals use different reference voltages, see the recommended operating conditions table. Output levels are driven to a minimum logic-high level of 2.4 V and to a maximum logic-low level of 0.4 V.

Figure 6-7 shows output levels.



**Figure 6-7. Output Levels** 

Output transition times are specified as follows:

- For a *high-to-low transition*, the level at which the output is said to be no longer high is below V<sub>OH(MIN)</sub> and the level at which the output is said to be low is  $V_{\text{OL}(MAX)}$  and lower.
- For a *low-to-high transition*, the level at which the output is said to be no longer low is above V<sub>OL(MAX)</sub> and the level at which the output is said to be high is  $V_{OH(MIN)}$  and higher.

Figure 6-8 shows the input levels.



**Figure 6-8. Input Levels** 

Input transition times are specified as follows:

- For a *high-to-low transition* on an input signal, the level at which the input is said to be no longer high is below  $V_{H(MIN)}$  and the level at which the input is said to be low is  $V_{H(MAX)}$  and lower.
- For a *low-to-high transition* on an input signal, the level at which the input is said to be no longer low is above  $V_{ILMAX}$  and the level at which the input is said to be high is  $V_{IH(MIN)}$  and higher.

**NOTE:** See the individual timing diagrams for levels used for testing timing parameters.

## **6.11 Timing Parameter Symbology**

Timing parameter symbols used are created in accordance with JEDEC Standard 100. To shorten the symbols, some of the pin names and other related terminology have been abbreviated as follows:



## **6.12 General Notes on Timing Parameters**

All output signals from the 28x devices (including XCLKOUT) are derived from an internal clock such that all output transitions for a given half-cycle occur with a minimum of skewing relative to each other.

The signal combinations shown in the following timing diagrams may not necessarily represent actual cycles. For actual cycle examples, see the appropriate cycle description section of this document.

### **6.13 Test Load Circuit**

This test load circuit is used to measure all switching characteristics provided in this document.



NOTE: The data sheet provides timing at the device pin. For output timing analysis, the tester pin electronics and its transmission line effects must be taken into account. A transmission line with a delay of 2 ns or longer can be used to produce the desired transmission line effect. The transmission line is intended as a load only. It is not necessary to add or subtract the transmission line delay (2 ns or longer) from the data sheet timing.

Input requirements in this data sheet are tested with an input slew rate of < 4 Volts per nanosecond (4 V/ns) at the device pin.

### **Figure 6-9. 3.3-V Test Load Circuit**

# **6.14 Device Clock Table**

This section provides the timing requirements and switching characteristics for the various clock options available on the F281x and C281x DSPs. Table 6-3 lists the cycle times of various clocks.





† The maximum value for ADCCLK frequency is 25 MHz. For SYSCLKOUT values of 25 MHz or lower, ADCCLK has to be SYSCLKOUT/2 or lower. ADCCLK = SYSCLKOUT is not a valid mode for any value of SYSCLKOUT.

‡ This is the default reset value if SYSCLKOUT = 150 MHz.

# **6.15 Clock Requirements and Characteristics**

## *6.15.1 Input Clock Requirements*

The clock provided at the XCLKIN pin generates the internal CPU clock cycle.



## **Table 6--4. Input Clock Frequency**

### Table 6-5. XCLKIN Timing Requirements - PLL Bypassed or Enabled



### Table 6-6. XCLKIN Timing Requirements - PLL Disabled



### **Table 6-7. Possible PLL Configuration Modes**



# *6.15.2 Output Clock Characteristics*

Table 6-8. XCLKOUT Switching Characteristics (PLL Bypassed or Enabled)<sup>†‡</sup>

| No.            |                      | <b>PARAMETER</b>             | <b>MIN</b>          | <b>TYP</b> | <b>MAX</b>               | <b>UNIT</b> |
|----------------|----------------------|------------------------------|---------------------|------------|--------------------------|-------------|
| C <sub>1</sub> | $t_{C(XCO)}$         | Cycle time, XCLKOUT          | $6.67$ <sup>§</sup> |            |                          | ns          |
| C <sub>3</sub> | t <sub>f</sub> (XCO) | Fall time, XCLKOUT           |                     | 0          |                          | ns          |
| C <sub>4</sub> | $I_r(XCO)$           | Rise time, XCLKOUT           |                     | 2          |                          | ns          |
| C <sub>5</sub> | $I_{W}(XCOL)$        | Pulse duration, XCLKOUT low  | $H - 2$             |            | $H+2$                    | ns          |
| C <sub>6</sub> | <sup>T</sup> w(XCOH) | Pulse duration, XCLKOUT high | $H - 2$             |            | $H+2$                    | ns          |
| C7             | ٠p                   | PLL lock time <sup>1</sup>   |                     |            | 131072t <sub>c(Cl)</sub> | ns          |

<sup>†</sup> A load of 40 pF is assumed for these parameters.<br>  $^{\ddagger}$  H = 0.5t<sub>c(XCO)</sub>

 $§$  The PLL must be used for maximum frequency operation.

¶ This parameter has changed from 4096 XCLKIN cycles in the earlier revisions of the silicon.



NOTES: A. The relationship of XCLKIN to XCLKOUT depends on the divide factor chosen. The waveform relationship shown in Figure 6-10 is intended to illustrate the timing parameters only and may differ based on configuration.

B. XCLKOUT configured to reflect SYSCLKOUT.

#### **Figure 6--10. Clock Timing**

## **6.16 Reset Timing**





 $^{\dagger}$  If external oscillator/clock source are used, reset time has to be low at least for 1 ms after V<sub>DD</sub> reaches 1.5 V.

‡ Dependent on crystal/resonator and board design.

§ The boot ROM reads the password locations. Therefore, this timing requirement includes the wakeup time for flash. See the *TMS320x281x DSP Boot ROM Reference Guide* (literature number SPRU095) and *TMS320x281x DSP System Control and Interrupts Reference Guide* (literature number SPRU078) for further information.



- NOTES: A.  $V_{DDAn} V_{DDA1}/V_{DDA2}$  and  $AV_{DDREFBG}$ 
	- B. Upon power up, SYSCLKOUT is XCLKIN/2 if the PLL is enabled. Since both the XTIMCLK and CLKMODE bits in the XINTCNF2 register come up with a reset state of 1, SYSCLKOUT is further divided by 4 before it appears at XCLKOUT. This explains why  $XCLKOUT = XCLKIN/8$  during this phase.
	- C. After reset, the Boot ROM code executes instructions for 1260 SYSCLKOUT cycles (SYSCLKOUT = XCLKIN/2) and then samples BOOT Mode pins. Based on the status of the Boot Mode pin, the boot code branches to destination memory or boot code function in ROM. The BOOT Mode pins should be held high/low for at least 2520 XCLKIN cycles from boot ROM execution time for proper selection of Boot modes.

If Boot ROM code executes after power-on conditions (in debugger environment), the Boot code execution time is based on the current SYSCLKOUT speed. The SYSCLKOUT will be based on user environment and could be with or without PLL enabled.

D. The state of the GPIO pins is undefined (i.e., they could be input or output) until the 1.8-V (or 1.9-V) supply reaches at least 1 V and 3.3-V supply reaches 2.5 V.

## Figure 6-11. Power-on Reset in Microcomputer Mode (XMP/MC = 0) (See Note D)



- NOTES: A. Upon power up, SYSCLKOUT is XCLKIN/2 if the PLL is enabled. Since both the XTIMCLK and CLKMODE bits in the XINTCNF2 register come up with a reset state of 1, SYSCLKOUT is further divided by 4 before it appears at XCLKOUT. This explains why XCLKOUT = XCLKIN/8 during this phase.
	- B. The state of the GPIO pins is undefined (i.e., they could be input or output) until the 1.8-V (or 1.9-V) supply reaches at least 1 V and 3.3-V supply reaches 2.5 V..

## **Figure 6--12. Power-on Reset in Microprocessor Mode (XMP/MC = 1)**

#### *Electrical Specifications*



† After reset, the Boot ROM code executes instructions for 1260 SYSCLKOUT cycles (SYSCLKOUT = XCLKIN/2) and then samples BOOT Mode pins. Based on the status of the Boot Mode pin, the boot code branches to destination memory or boot code function in ROM. The BOOT Mode pins should be held high/low for at least 2520 XCLKIN cycles from boot ROM execution time for proper selection of Boot modes.

If Boot ROM code executes after power-on conditions (in debugger environment), the Boot code execution time is based on the current SYSCLKOUT speed. The SYSCLKOUT will be based on user environment and could be with or without PLL enabled.






## **6.17 Low-Power Mode Wakeup Timing**

#### **Table 6--10. IDLE Mode Timing Requirements**



<sup>†</sup> Input Qualification Time (IQT) =  $[t_{c(SCO)} \times 2 \times \text{QUALPRD}] \times 5 + [t_{c(SCO)} \times 2 \times \text{QUALPRD}]$ .

#### **Table 6--11. IDLE Mode Switching Characteristics**



 $^\dagger$  Input Qualification Time (IQT) = [t $_{\rm c(SCO)}\times2\times$  QUALPRD]  $\times$  5 + [t $_{\rm c(SCO)}\times2\times$  QUALPRD].

‡ This is the time taken to begin execution of the instruction that immediately follows the IDLE instruction. Execution of an ISR (triggered by the wake-up) signal involves additional latency.



† XCLKOUT = SYSCLKOUT

‡ WAKE INT can be any enabled interrupt, WDINT, XNMI, or XRS.

#### **Figure 6--15. IDLE Entry and Exit Timing**



#### Table 6-12. STANDBY Mode Timing Requirements

† QUALSTDBY is a 6-bit field in the LPMCR0 register.

#### **Table 6--13. STANDBY Mode Switching Characteristics**



† This is the time taken to begin execution of the instruction that immediately follows the IDLE instruction. Execution of an ISR (triggered by the wake-up) signal involves additional latency.



- NOTES: A. IDLE instruction is executed to put the device into STANDBY mode.
	- B. The PLL block responds to the STANDBY signal. SYSCLKOUT is held for the number of cycles indicated below before being turned off:
		- $-16$  cycles, when DIVSEL = 00 or 01
		- 32 cycles, when  $DIVSEL = 10$
		- $-64$  cycles, when DIVSEL = 11

This delay enables the CPU pipeline and any other pending operations to flush properly. If an access to XINTF is in progress and its access time is longer than this number, then it will fail. It is recommended that STANDBY mode be entered from SARAM without an XINTF access in progress.

- C. Clocks to the peripherals are turned off. However, the PLL and watchdog are not shut down. The device is now in STANDBY mode.
- D. The external wake-up signal is driven active.
- E. After a latency period, the STANDBY mode is exited.
- F. Normal execution resumes. The device will respond to the interrupt (if enabled).

#### **Figure 6--16. STANDBY Entry and Exit Timing**



#### **Table 6--14. HALT Mode Timing Requirements**



† XCLKOUT = SYSCLKOUT

NOTES: A. IDLE instruction is executed to put the device into HALT mode.

- B. The PLL block responds to the HALT signal. SYSCLKOUT is held for another 32 cycles before the oscillator is turned off and the CLKIN to the core is stopped. This 32-cycle delay enables the CPU pipe and any other pending operations to flush properly.
- C. Clocks to the peripherals are turned off and the internal oscillator and PLL are shut down. The device is now in HALT mode and consumes absolute minimum power.
- D. When XNMI is driven active, the oscillator is turned on; but the PLL is not activated. The pulse duration of  $2t_{c(G)}$  is applicable when an external oscillator is used. If the internal oscillator is used, the oscillator wake-up time should be added to this parameter.
- E. When XNMI is deactivated, it initiates the PLL lock sequence, which takes 131,072 X1/XCLKIN cycles.
- F. When CLKIN to the core is enabled, the device will respond to the interrupt (if enabled), after a latency. The HALT mode is now exited.
- G. Normal operation resumes.

#### **Figure 6-17. HALT Wakeup Using XNMI**

## **6.18 Event Manager Interface**

## *6.18.1 PWM Timing*

PWM refers to all PWM outputs on EVA and EVB.

#### **Table 6--16. PWM Switching Characteristics†‡**



† See the GPIO output timing for fall/rise times for PWM pins.

‡ PWM pin toggling frequency is limited by the GPIO output buffer switching frequency (20 MHz).

§ PWM outputs may be 100%, 0%, or increments of  $t_{c(HCO)}$  with respect to the PWM period.

#### Table 6-17. Timer and Capture Unit Timing Requirements<sup>1#</sup>



¶ The QUALPRD bit field value can range from 0 (no qualification) through 0xFF (510 SYSCLKOUT cycles). The qualification sampling period is 2n SYSCLKOUT cycles, where "n" is the value stored in the QUALPRD bit field. As an example, when QUALPRD = 1, the qualification sampling period is 1 x 2 = 2 SYSCLKOUT cycles (i.e., the input is sampled every 2 SYSCLKOUT cycles). Six such samples will be taken over five sampling windows, each window being 2n SYSCLKOUT cycles. For QUALPRD = 1, the minimum width that is needed is 5 x 2 = 10 SYSCLKOUT cycles. However, since the external signal is driven asynchronously, a 11-SYSCLKOUT-wide pulse ensures reliable recognition.

 $#$  Maximum input frequency to the QEP = min[HSPCLK/2, 20 MHz]

 $\parallel$  Input Qualification Time (IQT) = [t<sub>c(SCO)</sub>  $\times$  2  $\times$  QUALPRD]  $\times$  5 + [t<sub>c(SCO)</sub>  $\times$  2  $\times$  QUALPRD].



† XCLKOUT = SYSCLKOUT









#### Table 6-18. External ADC Start-of-Conversion - EVA - Switching Characteristics<sup>†</sup>



Figure 6-20. EVASOC Timing

Table 6-19. External ADC Start-of-Conversion - EVB - Switching Characteristics<sup>†</sup>



† XCLKOUT = SYSCLKOUT





## *6.18.2 Interrupt Timing*



## **Table 6--20. Interrupt Switching Characteristics**

† Input Qualification Time (IQT) =  $[t_{c(SCO)} \times 2 \times \text{QUALPRD}] \times 5 + [t_{c(SCO)} \times 2 \times \text{QUALPRD}].$ 

### **Table 6-21. Interrupt Timing Requirements**



<sup>†</sup> Input Qualification Time (IQT) =  $[t_{c(SCO)} \times 2 \times \text{QUALPRD}] \times 5 + [t_{c(SCO)} \times 2 \times \text{QUALPRD}].$ 



§ PWM refers to **all** the PWM pins in the device (i.e., PWMn and TnPWM pins or PWM pin pair relevant to each CxTRIP pin). The state of the PWM pins after PDPINTx is taken high depends on the state of the FCOMPOE bit.

**Figure 6-22. External Interrupt Timing** 

# 6.19 General-Purpose Input/Output (GPIO) - Output Timing







† XCLKOUT = SYSCLKOUT

**Figure 6-23. General-Purpose Output Timing** 



## **6.20 General-Purpose Input/Output (GPIO) -- Input Timing**

- NOTES: A. This glitch is ignored by the input qualifier. The QUALPRD bit field specifies the qualification sampling period. It can vary from 00 to 0xFF. Input qualification is not applicable when QUALPRD = 00. For any other value "n", the qualification sampling period in 2n SYSCLKOUT cycles (i.e., at every 2n SYSCLKOUT cycle, the GPIO pin will be sampled). Six consecutive samples must be of the same value for a given input to be recognized.
	- B. For the qualifier to detect the change, the input must be stable for 10 SYSCLKOUT cycles or greater. In other words, the inputs should be stable for (5 x QUALPRD x 2) SYSCLKOUT cycles. This would enable five sampling periods for detection to occur. Since external signals are driven asynchronously, a 13-SYSCLKOUT-wide pulse provides reliable recognition.

#### Figure 6-24. GPIO Input Qualifier - Example Diagram for QUALPRD = 1

#### Table 6-23. General-Purpose Input Timing Requirements



<sup>†</sup> Input Qualification Time (IQT) =  $[t_{c(SCO)} \times 2 \times \text{QUALPRD}] \times 5 + [t_{c(SCO)} \times 2 \times \text{QUALPRD}].$ 



**Figure 6-25. General-Purpose Input Timing** 

**NOTE:** The pulse width requirement for general-purpose input is applicable for the XBIO and ADCSOC pins as well.

And SR Material Thing the SA SR Matter Mode Trilling on the set of **NO. MIN MAX MIN MAX UNIT** $\mathbf$ ts(SPC)M Cycle time, SPICLK 4tc(LCO) 4tc(LCO) 4tc(LCO) 5tc(LCO) 5tc(LCO) 5tc(LCO) 5tc(LCO) 5tc(LCO) 127tc(LCO) 2§ tw(SPCH)M Pulse duration, SPICLK high (clock polarity = 0) 0.5tc(SPC)M--10 0.5tc(SPC)M 0.5tc(SPC)M--0.5tc(LCO)--10 0.5tc(SPC)M --0.5tc(LCO) ns Pulse duration, SPICLK low (clock polarity = 1) 0.5tc(SPC)M-10 0.5tc(SPC)M 0.5tc(SPC)M-0.5tc(LCO)-10 0.5tc(SPC)M -0.5tc(LCO) |<br>-w(SPCL)M (clock polarity = 1) 3§ tw(SPCL)M Pulse duration, SPICLK low (clock polarity = 0) 0.5tc(SPC)M--10 0.5tc(SPC)M 0.5tc(SPC)M+0.5tc(LCO)--10 0.5tc(SPC)M + 0.5tc(LCO) ns Pulse duration, SPICLK high (clock polarity = 1) 0.5t<sub>c(SPC)M</sub>-10 0.5t<sub>c(SPC)M</sub> 0.5t<sub>c(SPC)M</sub> 0.5t<sub>c(CO)</sub>-10 0.5tc<sub>(SPC)M</sub> + 0.5tc(LCO) 0.5tc<br>W(SPCH)M (clock polarity = 1) 4§ td(SPCH-SIMO)M Delay time, SPICLK high to SPISIMO valid (clock polarity = 0) -- 10 10 -- 10 10 ns td(SPCL-SIMO)M Delay time, SPICLK low to SPISIMO valid (clock polarity = 1) -- 10 10 -- 10 10 5§ tv(SPCL-SIMO)M Valid time, SPISIMO data valid after SPICLK low (clock polarity = 0) 0.5tc(SPC)M--10 0.5tc(SPC)M+0.5tc(LCO)--10 e<br>C tv(SPCH-SIMO)M Valid time, SPISIMO data valid after SPICLK high (clock polarity = 1) 0.5tc(SPC)M--10 0.5tc(SPC)M+0.5tc(LCO)--10 8§ Setup time, SPISOMI before SPISOMI before Discussions of the SPICLK low (clock polarity = 0) ns Setup time, SPISOMI before SPISOMI before of the SPISOMI before of SPICOMI before of SPICOMich (clock polarity = 1) 9§ tv(SPCL-SOMI)M Valid time, SPISOMI data valid after SPICLK low (clock polarity = 0) 0.25tc(SPC)M--10 0.5tc(SPC)M--0.5tc(LCO)--10 e<br>C tv(SPCH-SOMI)M Valid time, SPISOMI data valid after SPICLK high 0.25tc(SPC)N-10 0.5tc(SPC)N-10 0.5tc(SPC)N-10 0.5tc

The MASTER/SLAVE bit (SPICTL.2) is set and the CLOCK PHASE bit (SPICTL.3) is cleared.

†

‡

(clock polarity = 1)

 $t_{\text{c(SPO)}}$  = SPI clock cycle time =  $\frac{\text{LSPCLK}}{4}$ or LSPCLK<br>4 or (SPIBRR + 1)

 $t_{\rm c(LCO)}$  = LSPCLK cycle time

§ The active edge of the SPICLK signal referenced is controlled by the CLOCK POLARITY bit (SPICCR.6).<br>NOTE: Internal clock prescalers must be adjusted such that the SPI clock speed is limited to the following SPI clock rat The active edge of the SPICLK signal referenced is controlled by the CLOCK POLARITY bit (SPICCR.6).

NOTE: Internal clock prescalers must be adjusted such that the SPI clock speed is limited to the following SPI clock rate:

Master mode transmit: 20 MHz MAX, master mode receive 12.5 MHz MAX

Slave mode transmit 12.5 MHz MAX, slave mode receive 12.5 MHz MAX.





 $\dagger$  In the master mode, SPISTE goes active 0.5t<sub>c(SPC)</sub> before valid SPI clock edge. On the trailing end of the word, the SPISTE will go inactive 0.5t<sub>c(SPC)</sub> after the receiving edge (SPICLK) of the last data bit, except that SPISTE stays active between back-to-back transmit words in both FIFO and non-FIFO modes.







 $t_{\text{c(SPO)}}$  = SPI clock cycle time =  $\frac{\text{LSPCLK}}{4}$ ocLK<br>4 or (SPIBRR + 1)<br>4

 $t_{\rm c(LCO)}$  = LSPCLK cycle time

‡

t<sub>GLCO)</sub> = LSPCLK cycle time<br>§ The active edge of the SPICLK signal referenced is controlled by the CLOCK POLARITY bit (SPICCR.6). The active edge of the SPICLK signal referenced is controlled by the CLOCK POLARITY bit (SPICCR.6).

NOTE: Internal clock prescalers must be adjusted such that the SPI clock speed is limited to the following SPI clock rate: Master mode transmit: 20 MHz MAX, master mode receive 12.5 MHz MAX Slave mode transmit 12.5 MHz MAX, slave mode receive 12.5 MHz MAX.



 $^\dagger$  In the master mode, SPISTE goes active 0.5t $_{\rm c(SPC)}$  before valid SPI clock edge. On the trailing end of the word, the SPISTE will go inactive 0.5t $_{\rm c(SPC)}$  after the receiving edge (SPICLK) of the last data bit, except that  $\overline{\rm SPISTE}$  stays  $\,$ active  $\,$ between back-to-back transmit words in both FIFO and non-FIFO modes.



## **6.22 SPI Slave Mode Timing**

| NO.             |                              |                                                                            | <b>MIN</b>                 | <b>MAX</b>           | <b>UNIT</b> |  |
|-----------------|------------------------------|----------------------------------------------------------------------------|----------------------------|----------------------|-------------|--|
| 12              | $t_{c(SPC)S}$                | Cycle time, SPICLK                                                         | $4t_{C(ICO)}$ <sup>T</sup> |                      | ns          |  |
| 13 <sup>§</sup> | $t_{w(SPCH)S}$               | Pulse duration, SPICLK high (clock polarity = $0$ )                        | $0.5t_{c(SPC)S}$ -10       | $0.5t_{c(SPC)S}$     |             |  |
|                 | $t_{w(SPCL)S}$               | Pulse duration, SPICLK low (clock polarity = 1)                            | $0.5t_{c(SPC)S}$ -10       | $0.5t_{c(SPC)S}$     | ns          |  |
| 14 <sup>§</sup> | $t_{w(SPCL)S}$               | Pulse duration, SPICLK low (clock polarity = 0)                            | $0.5t_{c(SPC)S}$ -10       | $0.5t_{\rm c(SPC)S}$ | ns          |  |
|                 | $I_{W(SPCH)S}$               | Pulse duration, SPICLK high (clock polarity = 1)                           | $0.5t_{c(SPC)S} - 10$      | $0.5t_{c(SPC)S}$     |             |  |
| 15 <sup>§</sup> | t <sub>d</sub> (SPCH-SOMI)S  | Delay time, SPICLK high to SPISOMI valid<br>(clock polarity = $0$ )        | $0.375t_{c(SPC)S}$ -10     |                      | ns          |  |
|                 | t <sub>d</sub> (SPCL-SOMI)S  | Delay time, SPICLK low to SPISOMI valid (clock polarity $= 1$ )            | $0.375t_{c(SPC)S} - 10$    |                      |             |  |
| 16 <sup>§</sup> | t <sub>v</sub> (SPCL-SOMI)S  | Valid time, SPISOMI data valid after SPICLK low<br>(clock polarity =0)     | $0.75t_{c(SPC)S}$          |                      | ns          |  |
|                 | t <sub>v</sub> (SPCH-SOMI)S  | Valid time, SPISOMI data valid after SPICLK high<br>(clock polarity $=1$ ) | $0.75t_{c(SPC)S}$          |                      |             |  |
| 19 <sup>§</sup> | t <sub>su</sub> (SIMO-SPCL)S | Setup time, SPISIMO before SPICLK low (clock polarity = 0)                 | 0                          |                      | ns          |  |
|                 | t <sub>su</sub> (SIMO-SPCH)S | Setup time, SPISIMO before SPICLK high (clock polarity = 1)                | 0                          |                      |             |  |
| 20 <sup>§</sup> | t <sub>v</sub> (SPCL-SIMO)S  | Valid time, SPISIMO data valid after SPICLK low<br>(clock polarity = $0$ ) | $0.5t_{c(SPC)S}$           |                      | ns          |  |
|                 | $t_{V(SPCH-SIMO)S}$          | Valid time, SPISIMO data valid after SPICLK high<br>(clock polarity = 1)   | $0.5t_{c(SPC)S}$           |                      |             |  |

Table 6-26. SPI Slave Mode External Timing (Clock Phase = 0)<sup> $\dagger$ ‡</sup>

† The MASTER/SLAVE bit (SPICTL.2) is cleared and the CLOCK PHASE bit (SPICTL.3) is cleared.

 $\pm t_{c(SPC)}$  = SPI clock cycle time =  $\frac{\text{LSPCLK}}{4}$  or  $\frac{\text{LSPCLK}}{\text{(SPIBRR + 1)}}$ 

t<sub>c(LCO)</sub> = LSPCLK cycle time

§ The active edge of the SPICLK signal referenced is controlled by the CLOCK POLARITY bit (SPICCR.6).

NOTE: Internal clock prescalers must be adjusted such that the SPI clock speed is limited to the following SPI clock rate: Master mode transmit: 20 MHz MAX, master mode receive 12.5 MHz MAX

Slave mode transmit 12.5 MHz MAX, slave mode receive 12.5 MHz MAX.



 $^\dagger$  In the slave mode, the SPISTE signal should be asserted low at least 0.5t<sub>c(SPC)</sub> before the valid SPI clock edge and remain low for at least  $0.5t_{c(SPC)}$  after the receiving edge (SPICLK) of the last data bit.



| NO.                |                              |                                                                             | <b>MIN</b>                               | <b>MAX</b>             | <b>UNIT</b> |  |
|--------------------|------------------------------|-----------------------------------------------------------------------------|------------------------------------------|------------------------|-------------|--|
| 12                 | $t_{c(SPC)S}$                | Cycle time, SPICLK                                                          | $8t_{C(LOO)}$                            |                        | ns          |  |
| 13 <sup>§</sup>    | $t_{w(SPCH)S}$               | Pulse duration, SPICLK high (clock polarity = 0)                            | $0.5t_{c(SPC)S}$ -10                     | $0.5t_{\rm c(SPC)S}$   |             |  |
|                    | $t_{W(SPCL)S}$               | Pulse duration, SPICLK low (clock polarity = 1)                             | $0.5t_{\rm c(SPC)S}\text{-}10$           | ns<br>$0.5t_{c(SPC)S}$ |             |  |
| 14 <sup>§</sup>    | $t_{W(SPCL)S}$               | Pulse duration, SPICLK low (clock polarity = 0)                             | $0.5t_{c(SPC)S}$ -10                     | $0.5t_{\rm c(SPC)S}$   | ns          |  |
|                    | $t_{W(SPCH)S}$               | Pulse duration, SPICLK high (clock polarity = $1$ )                         | $0.5t_{c(SPC)S}$ -10                     | $0.5t_{c(SPC)S}$       |             |  |
| 17 <sup>6</sup>    | t <sub>su</sub> (SOMI-SPCH)S | Setup time, SPISOMI before SPICLK high (clock polarity = 0)                 | $0.125t_{c(SPC)S}$<br>$0.125t_{C(SPC)S}$ |                        | ns          |  |
|                    | t <sub>su</sub> (SOMI-SPCL)S | Setup time, SPISOMI before SPICLK low (clock polarity = 1)                  |                                          |                        |             |  |
| 18 <sup>§</sup>    | $t_{V(SPCH-SOMI)S}$          | Valid time, SPISOMI data valid after SPICLK high<br>(clock polarity $=0$ )  | $0.75t_{c(SPC)S}$<br>$0.75t_{c(SPC)S}$   |                        | ns          |  |
|                    | $t_{V(SPCL-SOMI)S}$          | Valid time, SPISOMI data valid after SPICLK low<br>(clock polarity $=1$ )   |                                          |                        |             |  |
| $21^{\frac{6}{3}}$ | t <sub>su</sub> (SIMO-SPCH)S | Setup time, SPISIMO before SPICLK high (clock polarity = 0)                 | 0<br>0                                   |                        | ns          |  |
|                    | I <sub>su</sub> (SIMO-SPCL)S | Setup time, SPISIMO before SPICLK low (clock polarity = 1)                  |                                          |                        |             |  |
| $22^{\frac{6}{3}}$ | $t_{V(SPCH-SIMO)S}$          | Valid time, SPISIMO data valid after SPICLK high<br>(clock polarity = $0$ ) | $0.5t_{c(SPC)S}$                         |                        | ns          |  |
|                    | $t_{V(SPCL-SIMO)S}$          | Valid time, SPISIMO data valid after SPICLK low<br>(clock polarity = $1$ )  | $0.5t_{c(SPC)S}$                         |                        |             |  |

Table 6-27. SPI Slave Mode External Timing (Clock Phase = 1)<sup>†‡</sup>

† The MASTER/SLAVE bit (SPICTL.2) is cleared and the CLOCK PHASE bit (SPICTL.3) is set.

$$
t_{c(SPC)} = SPI \text{ clock cycle time} = \frac{\text{LSPCLK}}{4} \text{ or } \frac{\text{LSPCLK}}{\text{(SPIBRR + 1)}}
$$

t<sub>c(LCO)</sub> = LSPCLK cycle time

§ The active edge of the SPICLK signal referenced is controlled by the CLOCK POLARITY bit (SPICCR.6).

NOTE: Internal clock prescalers must be adjusted such that the SPI clock speed is limited to the following SPI clock rate:

Master mode transmit: 20 MHz MAX, master mode receive 12.5 MHz MAX Slave mode transmit 12.5 MHz MAX, slave mode receive 12.5 MHz MAX.



 $^\dagger$  In the slave mode, the SPISTE signal should be asserted low at least 0.5t<sub>c(SPC)</sub> before the valid SPI clock edge and remain low for at least 0.5t $_{\rm c(SPC)}$  after the receiving edge (SPICLK) of the last data bit.

Figure 6-29. SPI Slave Mode External Timing (Clock Phase = 1)

## **6.23 External Interface (XINTF) Timing**

Each XINTF access consists of three parts: Lead, Active, and Trail. The user configures the Lead/Active/Trail wait states in the XTIMING registers. There is one XTIMING register for each XINTF zone. Table 6-28 shows the relationship between the parameters configured in the XTIMING register and the duration of the pulse in terms of XTIMCLK cycles.





 $\dagger$  t<sub>c(XTIM)</sub> - Cycle time, XTIMCLK

‡ WS refers to the number of wait states inserted by hardware when using XREADY. If the zone is configured to ignore XREADY (USEREADY = 0), then  $WS = 0$ .

Minimum wait state requirements must be met when configuring each zone's XTIMING register. These requirements are in addition to any timing requirements as specified by that device's data sheet. No internal device hardware is included to detect illegal settings.

If the XREADY signal is ignored (USEREADY =  $0$ ), then:

1. Lead:  $LR \ge t_{c(XTIM)}$  $LW \ge t_{C}(XTIM)$ 

These requirements result in the following XTIMING register configuration restrictions<sup>§</sup>:



§ No hardware to detect illegal XTIMING configurations

#### Examples of valid and invalid timing when not sampling XREADY<sup>§</sup>:



§ No hardware to detect illegal XTIMING configurations

- $\bullet$  If the XREADY signal is sampled in the synchronous mode (USEREADY = 1, READYMODE = 0), then:
	- 1. Lead:  $LR \ge t_{c(XTIM)}$  $LW \ge t_{c(XTIM)}$
	- 2. Active:  $AR \ge 2 \times t_{c(XTIM)}$ 
		- $AW \geq 2 \times t_{c(XTIM)}$

**NOTE**: Restriction does not include external hardware wait states

These requirements result in the following XTIMING register configuration restrictions†:



† No hardware to detect illegal XTIMING configurations

Examples of valid and invalid timing when using synchronous XREADY†:



† No hardware to detect illegal XTIMING configurations

- $\bullet$  If the XREADY signal is sampled in the asynchronous mode (USEREADY = 1, READYMODE = 1), then:
	- 1. Lead:  $LR \ge t_{c(XTIM)}$  $LW \ge t_{c(XTIM)}$
	- 2. Active:  $AR \ge 2 \times t_{c(XTIM)}$
	- $AW \ge 2 \times t_{c(XTIM)}$

**NOTE**: Restriction does not include external hardware wait states

3. Lead + Active:  $LR + AR \ge 4 \times t_{c(XTIM)}$ LW + AW  $\geq 4 \times t_{C(XTIM)}$ 

**NOTE**: Restriction does not include external hardware wait states

#### These requirements result in the following XTIMING register configuration restrictions†:



† No hardware to detect illegal XTIMING configurations

or†



† No hardware to detect illegal XTIMING configurations

#### Examples of valid and invalid timing when using asynchronous XREADY†:



† No hardware to detect illegal XTIMING configurations

Unless otherwise specified, all XINTF timing is applicable for the clock configurations shown in Table 6-29.

| <b>MODE</b>   | <b>SYSCLKOUT</b> | <b>XTIMCLK</b>                     | <b>XCLKOUT</b>                     |
|---------------|------------------|------------------------------------|------------------------------------|
| Example:      | 150 MHz          | <b>SYSCLKOUT</b><br><b>150 MHz</b> | <b>SYSCLKOUT</b><br><b>150 MHz</b> |
| 2<br>Example: | 150 MHz          | <b>SYSCLKOUT</b><br><b>150 MHz</b> | 1/2 SYSCLKOUT<br>75 MHz            |
| 3<br>Example: | 150 MHz          | 1/2 SYSCLKOUT<br>75 MHz            | 1/2 SYSCLKOUT<br>75 MHz            |
| Example:      | 150 MHz          | 1/2 SYSCLKOUT<br>75 MHz            | 1/4 SYSCLKOUT<br>37.5 MHz          |

**Table 6--29. XINTF Clock Configurations**

The relationship between SYSCLKOUT and XTIMCLK is shown in Figure 6-30.





† Default Value after reset

#### **Figure 6--30. Relationship Between XTIMCLK and SYSCLKOUT**

## **6.24 XINTF Signal Alignment to XCLKOUT**

For each XINTF access, the number of lead, active, and trail cycles is based on the internal clock XTIMCLK. Strobes such as XRD, XWE, and zone chip-select (XZCS) change state in relationship to the rising edge of XTIMCLK. The external clock, XCLKOUT, can be configured to be either equal to or one-half the frequency of XTIMCLK.

For the case where XCLKOUT = XTIMCLK, all of the XINTF strobes will change state with respect to the rising edge of XCLKOUT. For the case where XCLKOUT = one-half XTIMCLK, some strobes will change state either on the rising edge of XCLKOUT or the falling edge of XCLKOUT. In the XINTF timing tables, the notation XCOHL is used to indicate that the parameter is with respect to either case; XCLKOUT rising edge (high) or XCLKOUT falling edge (low). If the parameter is always with respect to the rising edge of XCLKOUT, the notation XCOH is used.

For the case where XCLKOUT = one-half XTIMCLK, the XCLKOUT edge with which the change will be aligned can be determined based on the number of XTIMCLK cycles from the start of the access to the point at which the signal changes. If this number of XTIMCLK cycles is even, the alignment will be with respect to the rising edge of XCLKOUT. If this number is odd, then the signal will change with respect to the falling edge of XCLKOUT. Examples include the following:

• Strobes that change at the beginning of an access always align to the rising edge of XCLKOUT. This is because all XINTF accesses begin with respect to the rising edge of XCLKOUT.



• Strobes that change at the beginning of the active period will align to the rising edge of XCLKOUT if the total number of lead XTIMCLK cycles for the access is even. If the number of lead XTIMCLK cycles is odd, then the alignment will be with respect to the falling edge of XCLKOUT.



• Strobes that change at the beginning of the trail period will align to the rising edge of XCLKOUT if the total number of lead + active XTIMCLK cycles (including hardware waitstates) for the access is even. If the number of lead + active XTIMCLK cycles (including hardware waitstates) is odd, then the alignment will be with respect to the falling edge of XCLKOUT.



• Strobes that change at the end of the access will align to the rising edge of XCLKOUT if the total number of lead  $+$  active  $+$  trail XTIMCLK cycles (including hardware waitstates) is even. If the number of lead  $+$ active + trail XTIMCLK cycles (including hardware waitstates) is odd, then the alignment will be with respect to the falling edge of XCLKOUT.



## **6.25 External Interface Read Timing Table 6--30. External Memory Interface Read Switching Characteristics**



 $\frac{1}{1}$  During inactive cycles, the XINTF address bus will always hold the last address put out on the bus. This includes alignment cycles.

#### Table 6-31. External Memory Interface Read Timing Requirements



 $\frac{1}{1}$  LR = Lead period, read access. AR = Active period, read access. See Table 6-28.



- NOTES: A. All XINTF accesses (lead period) begin on the rising edge of XCLKOUT. When necessary, the device will insert an alignment cycle before an access to meet this requirement.
	- B. During alignment cycles, all signals will transition to their inactive state.
	- C. For USEREADY = 0, the external XREADY input signal is ignored.
	- D. XA[0:18] will hold the last address put on the bus during inactive cycles, including alignment cycles.

#### **Figure 6-31. Example Read Access**

XTIMING register parameters used for this example:



 $\dagger$  N/A = "Don't care" for this example

## **6.26 External Interface Write Timing**

#### **Table 6--32. External Memory Interface Write Switching Characteristics**



† During inactive cycles, the XINTF address bus will always hold the last address put out on the bus. This includes alignment cycles.

 $\dagger$  TW = Trail period, write access. See Table 6-28.



NOTES: A. All XINTF accesses (lead period) begin on the rising edge of XCLKOUT. When necessary, the device will insert an alignment cycle before an access to meet this requirement.

B. During alignment cycles, all signals will transition to their inactive state.

- C. For USEREADY = 0, the external XREADY input signal is ignored.
- D. XA[0:18] will hold the last address put on the bus during inactive cycles, including alignment cycles.

#### **Figure 6-32. Example Write Access**

XTIMING register parameters used for this example:



 $\dagger$  N/A = "Don't care" for this example

## **6.27 External Interface Ready-on-Read Timing With One External Wait State**

#### Table 6-33. External Memory Interface Read Switching Characteristics (Ready-on-Read, 1 Wait State)



 $<sup>†</sup>$  During inactive cycles, the XINTF address bus will always hold the last address put out on the bus. This includes alignment cycles.</sup>

#### Table 6-34. External Memory Interface Read Timing Requirements (Ready-on-Read, 1 Wait State)



 $\dagger$  LR = Lead period, read access. AR = Active period, read access. See Table 6-28.

#### Table 6-35. Synchronous XREADY Timing Requirements (Ready-on-Read, 1 Wait State)<sup>§</sup>



 $\frac{8}{9}$  The first XREADY (synchronous) sample occurs with respect to E in Figure 6-33:

 $E = (XRDLEAD + XRDACTIVE) t<sub>c(XTIM)</sub>$ 

When first sampled, if XREADY (synchronous) is found to be high, then the access will complete. If XREADY (synchronous) is found to be low, it will be sampled again each  $t_{c(XTIM)}$  until it is found to be high.

For each sample (n) the setup time (D) with respect to the beginning of the access can be calculated as:

 $D = (XRDLEAD + XRDACTIVE + n - 1) t_{c(XTIM)} - t_{su(XRDYsynchL)XCOHL}$ 

where n is the sample number:  $n = 1, 2, 3$ , and so forth.

#### Table 6-36. Asynchronous XREADY Timing Requirements (Ready-on-Read, 1 Wait State)<sup>¶</sup>



 $\P$  The first XREADY (asynchronous) sample occurs with respect to E in Figure 6-34:

 $E = (XRDLEAD + XRDACTIVE -2) t<sub>c(XTIM)</sub>$ 

When first sampled, if XREADY (asynchronous) is found to be high, then the access will complete. If XREADY (asynchronous) is found to be low, it will be sampled again each  $t_{c(XTIM)}$  until it is found to be high.

For each sample, setup time from the beginning of the access can be calculated as:

 $D = (XRDLEAD + XRDACTIVE -3 + n) t_{C(XTIM)} - t_{su(XRDYasynchL)XCOHL}$ 

where n is the sample number:  $n = 1, 2, 3$ , and so forth.



#### **Legend:**

= Don't care. Signal can be high or low during this time.

- NOTES: A. All XINTF accesses (lead period) begin on the rising edge of XCLKOUT. When necessary, the device will insert an alignment cycle before an access to meet this requirement.
	- B. During alignment cycles, all signals will transition to their inactive state.
	- C. During inactive cycles, the XINTF address bus will always hold the last address put out on the bus. This includes alignment cycles.
	- D. For each sample, setup time from the beginning of the access (D) can be calculated as:
	- $D = (XRDLEAD + XRDACTIVE + n 1) t_{C(XTIM)} t_{su(XRDYsynchL)XCOHL}$ E. Reference for the first sample is with respect to this point
	- $E = (XRDLEAD + XRDACTIVE)$  t<sub>c(XTIM)</sub> where n is the sample number:  $n = 1$ , 2, 3, and so forth.

#### Figure 6-33. Example Read With Synchronous XREADY Access



XTIMING register parameters used for this example:

 $\dagger$  N/A = "Don't care" for this example



#### **Legend:**

= Don't care. Signal can be high or low during this time.

- NOTES: A. All XINTF accesses (lead period) begin on the rising edge of XCLKOUT. When necessary, the device will insert an alignment cycle before an access to meet this requirement.
	- B. During alignment cycles, all signals will transition to their inactive state.
	- C. During inactive cycles, the XINTF address bus will always hold the last address put out on the bus. This includes alignment cycles.
	- D. For each sample, setup time from the beginning of the access can be calculated as:  $D = (XRDLEAD + XRDACTIVE -3 + n) t_{c(XTIM)} - t_{su(XRDYasynchl.)XCOHL}$ where n is the sample number:  $n = 1, 2, 3$ , and so forth.
	- E. Reference for the first sample is with respect to this point:
		- $E = (XRDLEAD + XRDACTIVE -2) t<sub>c(XTIM)</sub>$

#### Figure 6-34. Example Read With Asynchronous XREADY Access





 $\dagger$  N/A = "Don't care" for this example

## **6.28 External Interface Ready-on-Write Timing With One External Wait State**





† During inactive cycles, the XINTF address bus will always hold the last address put out on the bus. This includes alignment cycles.  $\pm$  TW = trail period, write access (see Table 6-28)

#### Table 6-38. Synchronous XREADY Timing Requirements (Ready-on-Write, 1 Wait State)<sup>§</sup>



§ The first XREADY (synchronous) sample occurs with respect to E in Figure 6-35:

 $E = (XWRLEAD + XWRACTIVE) t_{c(XTIM)}$ 

When first sampled, if XREADY (synchronous) is found to be high, then the access will complete. If XREADY (synchronous) is found to be low, it will be sampled again each  $t_{C(XTIM)}$  until it is found to be high.

For each sample, setup time from the beginning of the access can be calculated as:

 $D = (XWRLEAD + XWRACTIVE + n - 1) t_{c(XTIM)} - t_{su(XRDYsynchL)XCOHL}$ 

where n is the sample number:  $n = 1, 2, 3$ , and so forth.

## Table 6-39. Asynchronous XREADY Timing Requirements (Ready-on-Write, 1 Wait State)<sup>¶</sup>



 $\textsuperscript{q}$  The first XREADY (synchronous) sample occurs with respect to E in Figure 6-36:

 $E = (XWRLEAD + XWRACTIVE - 2) t<sub>c(XTIM)</sub>$ 

When first sampled, if XREADY (asynchronous) is found to be high, then the access will complete. If XREADY (asynchronous) is found to be low, it will be sampled again each  $t_{c(XTIM)}$  until it is found to be high.

For each sample, setup time from the beginning of the access can be calculated as:

 $D = (XWRLEAD + XWRACTIVE -3 + n) t_{C(XTIM)} - t_{su(XRDYasynchL)XCOHL}$ 

where n is the sample number:  $n = 1, 2, 3$ , and so forth.



#### **Legend:**

888888888 = Don't care. Signal can be high or low during this time.

- NOTES: A. All XINTF accesses (lead period) begin on the rising edge of XCLKOUT. When necessary, the device will insert an alignment cycle before an access to meet this requirement.
	- B. During alignment cycles, all signals will transition to their inactive state.
	- C. During inactive cycles, the XINTF address bus will always hold the last address put out on the bus. This includes alignment cycles.
	- D. For each sample, setup time from the beginning of the access can be calculated as  $D = (XWRLEAD + XWRACTIVE + n - 1) t_{c(XTM)} - t_{su(XRDYsynchL)XCOHL}$ <br>where n is the sample number: n = 1, 2, 3 and so forth.
	- E. Reference for the first sample is with respect to this point  $E = (XWRLEAD + XWRACTIVE) t_{c(XTIM)}$

#### **Figure 6-35. Write With Synchronous XREADY Access**

#### XTIMING register parameters used for this example:





**Legend:**

 $\frac{1}{2}$  = Don't care. Signal can be high or low during this time.

- NOTES: A. All XINTF accesses (lead period) begin on the rising edge of XCLKOUT. When necessary, the device will insert an alignment cycle before an access to meet this requirement.
	- B. During alignment cycles, all signals will transition to their inactive state.
	- C. During inactive cycles, the XINTF address bus will always hold the last address put out on the bus. This includes alignment cycles.
	- D. For each sample, setup time from the beginning of the access can be calculated as:  $D = (XWRLEAD + XWRACTIVE -3 + n) t_{c(XTIM)} - t_{su(XRDYasynchL)XCOHL}$ where n is the sample number:  $n = 1, 2, 3$  and so forth.
	- E. Reference for the first sample is with respect to this point
		- $E = (XWRLEAD + XWRACTIVE -2) t_{c(XTIM)}$

#### Figure 6-36. Write With Asynchronous XREADY Access





 $\dagger$  N/A = "Don't care" for this example

## **6.29 XHOLD and XHOLDA**

If the HOLD mode bit is set while XHOLD and XHOLDA are both low (external bus accesses granted), the XHOLDA signal is forced high (at the end of the current cycle) and the external interface is taken out of high-impedance mode.

On a reset  $(XRS)$ , the HOLD mode bit is set to 0. If the  $XHOLD$  signal is active low on a system reset, the bus and all signal strobes must be in high-impedance mode, and the XHOLDA signal is also driven active low.

When HOLD mode is enabled and XHOLDA is active low (external bus grant active), the CPU can still execute code from internal memory. If an access is made to the external interface, the CPU is stalled until the XHOLD signal is removed.

An external DMA request, when granted, places the following signals in a high-impedance mode:



All other signals not listed in this group remain in their default or functional operational modes during these signal events.

## **6.30 XHOLD/XHOLDA Timing**



#### Table 6-40. XHOLD/XHOLDA Timing Requirements (XCLKOUT = XTIMCLK)<sup>†‡</sup>

† When a low signal is detected on XHOLD, all pending XINTF accesses will be completed before the bus is placed in a high-impedance state. ‡ The state of XHOLD is latched on the rising edge of XTIMCLK.



NOTES: A. All pending XINTF accesses are completed.

B. Normal XINTF operation resumes.

#### **Figure 6-37. External Interface Hold Waveform**



### Table 6-41. XHOLD/XHOLDA Timing Requirements (XCLKOUT = 1/2 XTIMCLK)<sup>+‡§</sup>

† When a low signal is detected on XHOLD, all pending XINTF accesses will be completed before the bus is placed in a high-impedance state. ‡ The state of XHOLD is latched on the rising edge of XTIMCLK.

§ After the XHOLD is detected low or high, all bus transitions and XHOLDA transitions will occur with respect to the rising edge of XCLKOUT. Thus, for this mode where XCLKOUT = 1/2 XTIMCLK, the transitions can occur up to 1 XTIMCLK cycle earlier than the maximum value specified.



NOTES: A All pending XINTF accesses are completed. B Normal XINTF operation resumes.

#### Figure 6-38. XHOLD/XHOLDA Timing Requirements (XCLKOUT = 1/2 XTIMCLK)

## **6.31 On-Chip Analog-to-Digital Converter**

## *6.31.1 ADC Absolute Maximum Ratings†*



 $<sup>†</sup>$  Unless otherwise noted, the list of absolute maximum ratings are specified over operating conditions. Stresses beyond those listed under</sup> Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

 $\ddagger$  The analog inputs have an internal clamping circuit that clamps the voltage to a diode drop above V<sub>DDA</sub> or below V<sub>SS</sub>. The continuous clamp current per pin is  $\pm 2$  mA.



## *6.31.2 ADC Electrical Characteristics Over Recommended Operating Conditions* **Table 6--42. DC Specifications (See Note 1)**

NOTES: 1. Tested at 12.5-MHz ADCCLK

2. If SYSCLKOUT ≤ 25 MHz, ADC clock ≤ SYSCLKOUT/2

3. The INL degrades for frequencies beyond 18.75 MHz - 25 MHz. Applications that require these sampling rates should use a 20K-resistor as bias resistor on the ADCRESEXT pin. This improves overall linearity and typical current drawn by the ADC will be a few mA more than 24.9 kΩ bias. The ADC module in C281x devices can operate at 24.9k bias on ADCRESEXT pin for the full range 1-25MHz

4. 1 LSB has the weighted value of  $3.0/4096 = 0.732$  mV.

5. A single internal band gap reference (±5% accuracy) sources both ADCREFP and ADCREFM signals, and hence, these voltages track together. The ADC converter uses the difference between these two as its reference. The total gain error will be the combination of the gain error shown here and the voltage reference accuracy (ADCREFP - ADCREFM). A software-based calibration procedure is recommended for better accuracy. See *F2810, F2811, and F2812 ADC Calibration Application Report* (literature number SPRA989) and Section 5.2, Documentation Support, for relevant documents.

6. In this mode, the accuracy of external reference is critical for overall gain. The voltage difference (ADCREFP--ADCREFM) will determine the overall accuracy.

7. Voltages above V<sub>DDA</sub> + 0.3 V or below V<sub>SS</sub> - 0.3 V applied to an analog input pin may temporarily affect the conversion of another pin. To avoid this, the analog inputs should be kept within these limits.

#### **Table 6--43. AC Specifications**



# *6.31.3 Current Consumption for Different ADC Configurations (at 25-MHz ADCCLK)***‡**



‡ Test Conditions: SYSCLKOUT = 150 MHz

ADC module clock = 25 MHz

ADC performing a continuous conversion of all 16 channels in Mode A

 $\frac{\$}{1}$  I<sub>DDA</sub> - includes current into  $V_{DDA1}/V_{DDA2}$  and AV<sub>DDREFBG</sub>


**Typical Values of the Input Circuit Components:**

**Switch Resistance (Ron): 1 k**Ω **Sampling Capacitor (Ch): 1.25 pF Parasitic Capacitance (Cp): 10 pF Source Resistance (Rs): 50** Ω

#### **Figure 6-39. ADC Analog Input Impedance Model**







#### **Table 6--44. ADC Power-Up Delays†**



† These delays are necessary and recommended to make the ADC analog reference circuit stable before conversions are initiated. If conversions are started without these delays, the ADC results will show a higher gain. For power down, all three bits can be cleared at the same time.

## *6.31.5 Detailed Description*

#### **6.31.5.1 Reference Voltage**

The on-chip ADC has a built-in reference, which provides the reference voltages for the ADC. ADCVREFP is set to 2.0 V and ADCVREFM is set to 1.0 V.

#### **6.31.5.2 Analog Inputs**

The on-chip ADC consists of 16 analog inputs, which are sampled either one at a time or two channels at a time. These inputs are software-selectable.

#### **6.31.5.3 Converter**

The on-chip ADC uses a 12-bit four-stage pipeline architecture, which achieves a high sample rate with low power consumption.

#### **6.31.5.4 Conversion Modes**

The conversion can be performed in two different conversion modes:

- Sequential sampling mode (SMODE = 0)
- Simultaneous sampling mode (SMODE = 1)

## *6.31.6 Sequential Sampling Mode (Single-Channel) (SMODE = 0)*

In sequential sampling mode, the ADC can continuously convert input signals on any of the channels (Ax to Bx). The ADC can start conversions on event triggers from the Event Managers (EVA/EVB), software trigger, or from an external ADCSOC signal. If the SMODE bit is 0, the ADC will do conversions on the selected channel on every Sample/Hold pulse. The conversion time and latency of the Result register update are explained below. The ADC interrupt flags are set a few SYSCLKOUT cycles after the Result register update. The selected channels will be sampled at every falling edge of the Sample/Hold pulse. The Sample/Hold pulse width can be programmed to be 1 ADC clock wide (minimum) or 16 ADC clocks wide (maximum).



Figure 6-41. Sequential Sampling Mode (Single-Channel) Timing





## *6.31.7 Simultaneous Sampling Mode (Dual-Channel) (SMODE = 1)*

In simultaneous mode, the ADC can continuously convert input signals on any one pair of channels (A0/B0 to A7/B7). The ADC can start conversions on event triggers from the Event Managers (EVA/EVB), software trigger, or from an external ADCSOC signal. If the SMODE bit is 1, the ADC will do conversions on two selected channels on every Sample/Hold pulse. The conversion time and latency of the Result register update are explained below. The ADC interrupt flags are set a few SYSCLKOUT cycles after the Result register update. The selected channels will be sampled simultaneously at the falling edge of the Sample/Hold pulse. The Sample/Hold pulse width can be programmed to be 1 ADC clock wide (minimum) or 16 ADC clocks wide (maximum).



**NOTE:** In Simultaneous mode, the ADCIN channel pair select has to be A0/B0, A1/B1, ..., A7/B7, and *not* in other combinations (such as A1/B3, etc.).

**Figure 6-42. Simultaneous Sampling Mode Timing** 

|                       |                                                                      | <b>SAMPLE n</b>               | SAMPLE $n + 1$                | <b>AT 25-MHz</b><br>ADC CLOCK,<br>$t_{C(ADCCLK)} =$<br>40 ns | <b>REMARKS</b>                        |
|-----------------------|----------------------------------------------------------------------|-------------------------------|-------------------------------|--------------------------------------------------------------|---------------------------------------|
| $t_{d(SH)}$           | Delay time from event<br>trigger to sampling                         | $2.5t_{C(ADCCLK)}$            |                               |                                                              |                                       |
| $t_{\sf SH}$          | Sample/Hold width/<br><b>Acquisition Width</b>                       | $(1 + Aeqps) * t_{c(ADCCLK)}$ |                               | 40 ns with<br>$Acaps = 0$                                    | Acqps value = $0-15$<br>ADCTRL1[8:11] |
| $t_{d(\rm schAO\_n)}$ | Delay time for first result<br>to appear in Result<br>register       | $4t_{C(ADCCLK)}$              |                               | $160$ ns                                                     |                                       |
| $t_{d(schBO n)}$      | Delay time for first result<br>to appear in Result<br>register       | $5t_{C(ADCCLK)}$              |                               | 200 ns                                                       |                                       |
| $t_{d(schA0 n+1)}$    | Delay time for<br>successive results to<br>appear in Result register |                               | $(3 + Aeqps) * t_{c(ADCCLK)}$ | $120$ ns                                                     |                                       |
| $t_{d(schBO n+1)}$    | Delay time for<br>successive results to<br>appear in Result register |                               | $(3 + Aeqps) * t_{c(ADCCLK)}$ | $120$ ns                                                     |                                       |

**Table 6--46. Simultaneous Sampling Mode Timing**

## *6.31.8 Definitions of Specifications and Terminology*

## **Integral Nonlinearity**

Integral nonlinearity refers to the deviation of each individual code from a line drawn from zero through full scale. The point used as zero occurs 1/2 LSB before the first code transition. The full-scale point is defined as level 1/2 LSB beyond the last code transition. The deviation is measured from the center of each particular code to the true straight line between these two points.

## **Differential Nonlinearity**

An ideal ADC exhibits code transitions that are exactly 1 LSB apart. DNL is the deviation from this ideal value. A differential nonlinearity error of less than  $\pm 1$  LSB ensures no missing codes.

## **Zero Offset**

The major carry transition should occur when the analog input is at zero volts. Zero error is defined as the deviation of the actual transition from that point.

## **Gain Error**

The first code transition should occur at an analog value 1/2 LSB above negative full scale. The last transition should occur at an analog value 1 1/2 LSB below the nominal full scale. Gain error is the deviation of the actual difference between first and last code transitions and the ideal difference between first and last code transitions.

## **Signal-to-Noise Ratio + Distortion (SINAD)**

SINAD is the ratio of the rms value of the measured input signal to the rms sum of all other spectral components below the Nyquist frequency, including harmonics but excluding dc. The value for SINAD is expressed in decibels.

## **Effective Number of Bits (ENOB)**

For a sine wave, SINAD can be expressed in terms of the number of bits. Using the following formula,

$$
N = \frac{(SINAD - 1.76)}{6.02}
$$

it is possible to get a measure of performance expressed as N, the effective number of bits. Thus, effective number of bits for a device for sine wave inputs at a given input frequency can be calculated directly from its measured SINAD.

## **Total Harmonic Distortion (THD)**

THD is the ratio of the rms sum of the first six harmonic components to the rms value of the measured input signal and is expressed as a percentage or in decibels.

# **Spurious Free Dynamic Range (SFDR)**

SFDR is the difference in dB between the rms amplitude of the input signal and the peak spurious signal.

# **6.32 Multichannel Buffered Serial Port (McBSP) Timing**

## *6.32.1 McBSP Transmit and Receive Timing*

## **Table 6--47. McBSP Timing Requirements†‡**



 $\dagger$  Polarity bits CLKRP = CLKXP = FSRP = FSXP = 0. If the polarity of any of the signals is inverted, then the timing references of that signal are also inverted.

 $\dagger$  2P = 1/CLKG in ns. CLKG is the output of sample rate generator mux. CLKG =  $\dfrac{\text{CLKSRG}}{(1 + \text{CLKGDV})}$ .

CLKSRG can be LSPCLK, CLKX, CLKR as source. CLKSRG ≤ (SYSCLKOUT/2). McBSP performance is limited by I/O buffer switching speed. § Internal clock prescalers must be adjusted such that the McBSP clock (CLKG, CLKX, CLKR) speeds are not greater than the I/O buffer speed limit (20 MHz).



## **Table 6--48. McBSP Switching Characteristics†‡**

† Polarity bits CLKRP = CLKXP = FSRP = FSXP = 0. If the polarity of any of the signals is inverted, then the timing references of that signal are also inverted.

‡ 2P = 1/CLKG in ns.

 $§$  C=CLKRX low pulse width = P

D=CLKRX high pulse width = P







**Figure 6--44. McBSP Transmit Timing**

## *6.32.2 McBSP as SPI Master or Slave Timing*

## **Table 6--49. McBSP as SPI Master or Slave Timing Requirements (CLKSTP = 10b, CLKXP = 0)**



#### Table 6-50. McBSP as SPI Master or Slave Switching Characteristics (CLKSTP = 10b, CLKXP = 0)<sup>†</sup>



 $\overline{P} = 1/CLKG$ 

For all SPI slave modes, CLKX has to be minimum 8 CLKG cycles. Also CLKG should be LSPCLK/2 by setting CLKSM = CLKGDV = 1. With maximum LSPCLK speed of 75 MHz, CLKX maximum frequency will be LSPCLK/16 , that is 4.6875 MHz and P =13.3 ns.



Figure 6-45. McBSP Timing as SPI Master or Slave: CLKSTP = 10b, CLKXP = 0



## Table 6-51. McBSP as SPI Master or Slave Timing Requirements (CLKSTP = 11b, CLKXP = 0)<sup>†</sup>

## Table 6-52. McBSP as SPI Master or Slave Switching Characteristics (CLKSTP = 11b, CLKXP = 0)<sup>†</sup>



 $\overline{t}$  2P = 1/CLKG

For all SPI slave modes, CLKX has to be minimum 8 CLKG cycles. Also CLKG should be LSPCLK/2 by setting CLKSM = CLKGDV = 1. With maximum LSPCLK speed of 75 MHz, CLKX maximum frequency will be LSPCLK/16 , that is 4.6875 MHz and P =13.3 ns.



Figure 6-46. McBSP Timing as SPI Master or Slave: CLKSTP = 11b, CLKXP = 0



## Table 6-53. McBSP as SPI Master or Slave Timing Requirements (CLKSTP – 10b, CLKXP – 1)<sup>†</sup>

## Table 6-54. McBSP as SPI Master or Slave Switching Characteristics (CLKSTP = 10b, CLKXP = 1)<sup>†</sup>



 $\overline{1}$  2P = 1/CLKG

For all SPI slave modes, CLKX has to be minimum 8 CLKG cycles. Also CLKG should be LSPCLK/2 by setting CLKSM = CLKGDV = 1. With maximum LSPCLK speed of 75 MHz, CLKX maximum frequency will be LSPCLK/16 , that is 4.6875 MHz and P =13.3 ns.



Figure 6-47. McBSP Timing as SPI Master or Slave: CLKSTP = 10b, CLKXP = 1



## Table 6-55. McBSP as SPI Master or Slave Timing Requirements (CLKSTP = 11b, CLKXP = 1)<sup>†</sup>

## **Table 6--56. McBSP as SPI Master or Slave Switching Characteristics (CLKSTP = 11b, CLKXP = 1)†**



 $\overline{t}$  2P = 1/CLKG

For all SPI slave modes, CLKX has to be minimum 8 CLKG cycles. Also CLKG should be LSPCLK/2 by setting CLKSM = CLKGDV = 1. With maximum LSPCLK speed of 75 MHz, CLKX maximum frequency will be LSPCLK/16 , that is 4.6875 MHz and P =13.3 ns.

 $\pm C$  = CLKX low pulse width = P

 $D = CLKX$  high pulse width = P



Figure 6-48. McBSP Timing as SPI Master or Slave: CLKSTP = 11b, CLKXP = 1

## **6.33 Flash Timing (F281x Only)**

#### Table 6-57. Flash Endurance for A and S Temperature Material<sup>†</sup>



† Write/erase operations outside of the temperature ranges indicated are not specified and may affect the endurance numbers.

‡ The Write/Erase cycle numbers of 20000 (MIN) and 50000 (TYP) are applicable *only* for silicon revision G. For older silicon revisions, the Write/Erase cycle numbers of 100 (MIN) and 1000 (TYP) are applicable.

#### Table 6-58. Flash Endurance for Q Temperature Material<sup>§</sup>



 $§$  Write/erase operations outside of the temperature ranges indicated are not specified and may affect the endurance numbers.

¶ The Write/Erase cycle numbers of 20000 (MIN) and 50000 (TYP) are applicable *only* for silicon revision G. For older silicon revisions, the Write/Erase cycle numbers of 100 (MIN) and 1000 (TYP) are applicable.

#### Table 6-59. Flash Parameters at 150-MHz SYSCLKOUT<sup>#</sup>



# Typical parameters as seen at room temperature including function call overhead, with all peripherals off.

|| Flash API v1.00 is useable on rev. C silicon only.

#### **Table 6--60. Flash/OTP Access Timing**





## Table 6-61. Minimum Required Flash Wait-States at Different Frequencies (F281x devices)

† Formulas to compute page wait state and random wait state:

Flash Page Wait State  $= \left( \left( \frac{t_{a(fp)}}{t_{c(SCO)}} \right) - 1 \right)$  (round up to the next highest integer), or 0 whichever is larger Flash Random Wait State  $= \left\lceil \left( \frac{t_{a(\text{fr})}}{t_{c(SCO)}} \right) - 1 \right\rceil$  (round up to the next highest integer), or 1 whichever is larger OTP Wait State  $= \left[\left(\frac{t_{a(OTP)}}{t_{c(SCO)}}\right) - 1\right]$  (round up to the next highest integer), or 1 whichever is larger

‡ Random wait state must be greater than or equal to 1

## **6.34 ROM Timing (C281x only)**

#### Table 6-62. ROM Access Timing



NOTE 1: In C281x devices, a 1K  $\times$  16 ROM block replaces the OTP block found in Flash devices.

## Table 6-63. Minimum Required ROM Wait-States at Different Frequencies (C281x devices)



† Formulas to compute page wait state and random wait state:

ROM Page Wait State  $= \left( \left( \frac{t_{a(np)}}{t_{c(SCO)}} \right) - 1 \right)$  (round up to the next highest integer), or 0 whichever is larger ROM Random Wait State  $= \left[ \left( \frac{t_{a(r)}}{t_{c(SCO)}} \right) - 1 \right]$  (round up to the next highest integer), or 1 whichever is larger

‡ Random wait state must be greater than or equal to 1

## **6.35 Migrating From F281x Devices to C281x Devices**

The migration issues to be considered while migrating from the F281x devices to C281x devices are as follows:

- The 1K OTP memory available in F281x devices has been replaced by 1K ROM C281x devices.
- Power sequencing is not needed for C281x devices. In other words, 3.3-V and 1.8-V (or 1.9-V) can ramp together. C281x can also be used on boards that have F281x power sequencing implemented; however, if the 1.8-V (or 1.9-V) rail lags the 3.3-V rail, the GPIO pins are undefined until the 1.8-V rail reaches at least 1 V.
- Current consumption differs for F281x and C281x devices for all four possible modes. See the appropriate electrical section for exact numbers.
- The V<sub>DD3VFL</sub> pin is the 3.3-V flash core power pin in F281x devices but is a V<sub>DDIO</sub> pin in C281x devices.
- F281x and C281x devices are pin-compatible and code-compatible; however, they are electrically different with different EMI/ESD profiles. Before ramping production with c281x devices, evaluate performance of the hardware design with both devices
- Addresses 0x3D7BFC through 0x3D7BFF in the OTP and addresses 0x3F7FF2 through 0x3F7FF5 in the main ROM array are reserved for ROM part-specific information and are not available for user applications.
- The ADC module in C281x devices can operate at 24.9k bias on ADCRESEXT pin for the full range 1-25MHz. While migrating the F281x designs to C281x, use a 24.9k resistor for biasing the ADC.
- The paged and random wait-state specifications for the flash and ROM parts are different. While migrating from flash to ROM parts, the same wait-state values must be used for best performance compatibility (for example, in applications that use software delay loops or where precise interrupt latencies are critical).
- The PART-ID register value is different for Flash and ROM parts.

For errata applicable to 281x devices, see the *TMS320F2810, TMS320F2811, TMS320F2812, TMS320C2810, TMS320C2811, TMS320C2812 DSP Silicon Errata* (literature number SPRZ193).

## **7 Revision Q Revision History**

This data sheet revision history highlights the technical changes made to the SPRS174P device-specific data sheet to make it an SPRS174Q revision.

To see a list of changes made in Revision P, which was published in December 2009, see Section 8.

### **Scope:** See table below.





## **8 Revision P Revision History**

This data sheet revision history highlights the technical changes made to the SPRS174O device-specific data sheet to make it an SPRS174P revision.

**Scope:** Changed MIN N<sub>f</sub> value [Flash endurance for the array (Write/erase cycles)] from 100 cycles to  $20000$  cycles. See Table 6-57. Changed TYP  $N_f$  value [Flash endurance for the array (Write/erase cycles)] from 1000 cycles to  $50000$  cycles. See Table  $6-57$ . See table below.





## **9 Mechanical Data**

Table 7-1 through Table 7-4 provide the thermal resistance characteristics for the various packages.

| <b>PARAMETER</b>  | <b>179-GHH PACKAGE</b> | <b>UNIT</b>   |
|-------------------|------------------------|---------------|
| $Psi_{\text{LT}}$ | 0.658                  | $\degree$ C/W |
| $\Theta_{JA}$     | 42.57                  | $\degree$ C/W |
| $\Theta$ JC       | 16.08                  | $\degree$ C/W |

Table 7-1. Thermal Resistance Characteristics for 179-Ball GHH





## Table 7-3. Thermal Resistance Characteristics for 176-Pin PGF



#### **Table 7--4. Thermal Resistance Characteristics for 128-Pin PBK**



The following mechanical package diagram(s) reflect the most current released mechanical data available for the designated device(s).

www.ti.com 23-Apr-2010

## **PACKAGING INFORMATION**



**(1)** The marketing status values are defined as follows:





www.ti.com 23-Apr-2010

**ACTIVE:** Product device recommended for new designs.

**LIFEBUY:** TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

**NRND:** Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device.

**(2)** Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check <http://www.ti.com/productcontent> for the latest availability information and additional product content details. **TBD:** The Pb-Free/Green conversion plan has not been defined.

Pb-Free (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

**Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

**Green (RoHS & no Sb/Br):** TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

**(3)** MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### **OTHER QUALIFIED VERSIONS OF TMS320F2812 :**

- Catalog: [SM320F2812](http://focus.ti.com/docs/prod/folders/print/sm320f2812.html)
- Enhanced Product: [SM320F2812-EP](http://focus.ti.com/docs/prod/folders/print/sm320f2812-ep.html)
- Military: [SMJ320F2812](http://focus.ti.com/docs/prod/folders/print/smj320f2812.html)

NOTE: Qualified Version Definitions:

- Catalog TI's standard catalog product
- Enhanced Product Supports Defense, Aerospace and Medical Applications
- Military QML certified for Military and Defense Applications

GHH (S-PBGA-N179)

PLASTIC BALL GRID ARRAY



- This drawing is subject to change without notice. В.
- C. Micro Star BGA configuration



ZHH (S-PBGA-N179)

PLASTIC BALL GRID ARRAY



- This drawing is subject to change without notice. В.
- Micro Star BGA configuration. C.
- D. This is a lead-free solder ball design.



# **MECHANICAL DATA**

MTQF014A – JANUARY 1995 – REVISED JANUARY 1997

#### **PBK (S-PQFP-G120) PLASTIC QUAD FLATPACK**



NOTES: A. All linear dimensions are in millimeters.

- B. This drawing is subject to change without notice.
- C. Falls within JEDEC MS-026



# **MECHANICAL DATA**

MTQF015A – JANUARY 1995 – REVISED DECEMBER 1996

#### **PBK (S-PQFP-G128) PLASTIC QUAD FLATPACK**



NOTES: A. All linear dimensions are in millimeters.

- B. This drawing is subject to change without notice.
- C. Falls within JEDEC MS-026



# **MECHANICAL DATA**

OCTOBER 1994



**PGF (S-PQFP-G176) PLASTIC QUAD FLATPACK**



NOTES: A. All linear dimensions are in millimeters.

- B. This drawing is subject to change without notice.
- C. Falls within JEDEC MO-136



#### **IMPORTANT NOTICE**

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed.

TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third-party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

TI products are not authorized for use in safety-critical applications (such as life support) where a failure of the TI product would reasonably be expected to cause severe personal injury or death, unless officers of the parties have executed an agreement specifically governing such use. Buyers represent that they have all necessary expertise in the safety and regulatory ramifications of their applications, and acknowledge and agree that they are solely responsible for all legal, regulatory and safety-related requirements concerning their products and any use of TI products in such safety-critical applications, notwithstanding any applications-related information or support that may be provided by TI. Further, Buyers must fully indemnify TI and its representatives against any damages arising out of the use of TI products in such safety-critical applications.

TI products are neither designed nor intended for use in military/aerospace applications or environments unless the TI products are specifically designated by TI as military-grade or "enhanced plastic." Only products designated by TI as military-grade meet military specifications. Buyers acknowledge and agree that any such use of TI products which TI has not designated as military-grade is solely at the Buyer's risk, and that they are solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI products are neither designed nor intended for use in automotive applications or environments unless the specific TI products are designated by TI as compliant with ISO/TS 16949 requirements. Buyers acknowledge and agree that, if they use any non-designated products in automotive applications, TI will not be responsible for any failure to meet such requirements.

Following are URLs where you can obtain information on other Texas Instruments products and application solutions:



Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2010, Texas Instruments Incorporated