

# **UCD90120 12-Channel Sequencer and System Health Monitor**

## **<sup>1</sup>FEATURES**

- **2**• **Monitor and Sequence 12 Voltage Rails**
	- All Rails Sampled Every 200µs
	- **– 12-bit ADC With 2.5V, 0.5% Internal VREF**
	- **Sequence Based on Time, Rail and Pin**
	- **– Six Hardware Comparators for Power** temperature inputs. **Supply Fault Response in <sup>&</sup>lt; 80**µ**<sup>s</sup>**
	- **–**
	- **–Retries, Shutdown Slaves and Resequence**
- • **Non-Volatile Error Logging**
	- **– Stores Up To 18 Faults**
	- **– Log Peak Values For All Monitor Inputs**
- •
	- **–Match User-Defined Margin Thresholds**
	-
- • **Watchdog Timer and System Reset**
	- **– Programmable WDT Reset and Start Times**
	- **– Configurable System Reset Pulse Widths**
- **Flexible Digital I/O Configuration**
	- **– Boolean Logic Builder for GPO Config**
	- **– GPIOs can be Used as Enables, Resets, Power Good and Other On-Board Functions**
- • **Wide Range Single Supply (3.3V to 12V)**
	- **– Internal Temperature Sensor**
	- **– 64-Pin QFN Package**
- •**JTAG and I 2 C/SMBus/PMBus Interfaces**
- • **Fusion Digital Power™ GUI for Configuring and Monitoring Device Operation**

## APPLICATIONS

- •**Industrial / ATE**
- • **Telecommunications and Networking Equipment**
- •**Servers and Storage Systems**
- • **Any System Requiring Sequencing and Monitoring of Multiple Power Rails**

## **DESCRIPTION**

 **All Rails Sampled Every 200**µ**<sup>s</sup>** The UCD90120 Power Supply Sequencer and System Health Monitor monitors and sequences up to 12 independent voltage rails. The device integrates <sup>a</sup> 12-bit ADC with a 2.5V internal reference for **Dependencies** monitoring up to 13 power supply voltage, current, or

26 GPIO pins can be used for power supply enables, **Four Programmable Under-Voltage and power-on reset signals, external interrupts, cascading**<br> **Over-Voltage Thresholds per Monitor and the multiple UCD90120** devices, or other system multiple UCD90120 devices, or other system **Faulthable Faulth Propertions Faulth Response** *Including PWM Puthons Puthons* margining general-purpose PWM functions including clock generation for switch-mode power supplies.

The TI Fusion Digital Power Designer is provided for device configuration. This PC-based Graphical User **Closed Loop Margining for 10 Rails Interface** (GUI) offers an intuitive interface for configuring, storing, and monitoring all system operating parameters.

The UCD90120 has an I<sup>2</sup>C/PMBus/SMBus **– Unused Margin Outputs can be Used as** C/PMBus/SMBus GPIOs or General-Purpose PWM Outputs communication interface for pre-production and in-system configuring and monitoring and <sup>a</sup> JTAG Port for production programming.



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas A Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. Fusion Digital Power is a trademark of Texas Instruments.

SLVS966-SEPTEMBER 2009 volume and the state of the st





These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

## **FUNCTIONAL BLOCK DIAGRAM**



64 -pin QFN

### **ORDERING INFORMATION**



## **ABSOLUTE MAXIMUM RATINGS(1)**



(1) Stresses beyond those listed under *absolute maximum ratings* may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions beyond those indicated under *recommended operating conditions* is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

(2) All voltages referenced to  $V_{SS}$ 

## **RECOMMENDED OPERATING CONDITIONS**





## **ELECTRICAL CHARACTERISTICS**

over operating free-air temperature range (unless otherwise noted)



SLVS966-SEPTEMBER 2009 www.ti.com

## **ELECTRICAL CHARACTERISTICS (continued)**

over operating free-air temperature range (unless otherwise noted)



(1) The maximum total current, IOHmax and IOLmax, for all outputs combined, should not exceed 12 mA to hold the maximum voltage drop specified.

(2) The maximum total current, IOHmax and IOLmax, for all outputs combined, should not exceed 48 mA to hold the maximum voltage drop specified.



## **PMBus/SMBus/I 2 C**

The timing characteristics and timing diagram for the communications interface that supports I<sup>2</sup>C, SMBus and PMBus is shown below.

### **I 2 C/SMBus/PMBus TIMING REQUIREMENTS**

 $T_A = -40^{\circ}$ C to 85°C, 3.0V < V<sub>DD</sub> < 3.6V; Typical values at  $T_A = 25^{\circ}$ C and V<sub>CC</sub> = 2.5V (Unless otherwise noted)



(1) The device times out when any clock low exceeds t<sub>(TIMEOUT)</sub>.<br>(2) t<sub>(HIGH)</sub>, Max, is the minimum bus idle time. SMBC = SMBD = 1 for t > 50 ms causes reset of any transaction that is in progress. This<br>specification is v

 $(3)$ <sub>(LOW:SEXT)</sub> is the cumulative time a slave device is allowed to extend the clock cycles in one message from initial start to the stop.

(4) Rise time t<sub>r</sub> = (VIL<sub>MAX</sub> – 0.15) to (VIH<sub>MIN</sub> + 0.15)

(5) Fall time t<sub>f</sub> = 0.9VDD to (VIL<sub>MAX</sub> – 0.15)



## **Figure 1. I 2 C/SMBus Timing Diagram**



**Figure 2. Bus Timing in Extended Mode**



### **UCD90120 PIN ASSIGNMENT** 74445464758V33FB V33DIO2 V33D V33A BPCAP V33DIO1  $1 \rightarrow \rightarrow \rightarrow \rightarrow \rightarrow$ TRCK  $-10$  $2 \rightarrow$  MON2  $TCK/GPIO19$   $\leftarrow$  36  $3 \rightarrow \rightarrow \rightarrow \rightarrow \rightarrow$  $TDO/GPIO20$   $-H37$  $4 \rightarrow$  MON4  $TDI/GPIO21$   $-H38$  $5 -$  MON5  $TMS/GPIO22$  - 39 6<sup>-</sup> MON6  $nTRST$   $-140$ 59<sup>-</sup> MON7  $62$  MON8 GPIO1  $\leftarrow$  11  $63 \rightarrow$  MON9 GPIO2  $-12$ 50<sup>-</sup> MON10 UCD90120 GPIO3  $-13$  $52$  MON11 GPIO4  $-$ 14 54<sup>-</sup>MON12 GPIO13  $\leftarrow$  25 56<sup>-</sup> MON13 GPIO14  $-29$ GPIO15  $\leftarrow$  30 15<sup>-</sup> PMBUS\_CLK GPIO16  $\leftarrow$  33 GPIO17  $\leftarrow$  34 16<sup>-</sup> PMBUS\_DATA 27<sup>1</sup> PMBUS\_ALERT GPIO18  $-H$  35  $28 \rightarrow$  PMBUS CNTRL  $FPWM1/GPIO5$   $\leftarrow$  17 61<sup>-</sup> PMBUS\_ADDR0 FPWM2/GPIO6  $-18$ 60<sup>-</sup> PMBUS\_ADDR1 FPWM3/GPIO7  $\leftarrow$  19  $F$ PWM4/GPIO8  $\leftarrow$ 20 31<sup>-</sup> PWM1/GPI1  $FPWM5/GPIO9$   $\leftarrow$  21 32<sup>-</sup> PWM2/GPI2  $FPWM6/GPIO10$   $\leftarrow$  22 42<sup>-</sup> PWM3/GPI3 FPWM7/GPIO11  $\leftarrow$  23 41<sup>-</sup> PWM4/GPI4 FPWM8/GPIO12  $\leftarrow$  24  $51$  NC1  $n$ RESET  $\leftarrow$  9  $53$  NC2  $55$  NC3  $57 \rightarrow$  NC4 DVSS2 DVSS3 AVSS2 AVSS3 DVSS1 AVSS1 e □ → DVSS1  $26$ <br> $26$  $\frac{25}{43}$  $48$  $\frac{63}{64}$ to HITAVSS1 山  $\frac{1}{26}$   $\frac{1}{43}$   $\frac{1}{48}$   $\frac{1}{49}$   $\frac{1}{64}$

**DEVICE INFORMATION**

### **PIN FUNCTIONS**





## **PIN FUNCTIONS (continued)**



Copyright © 2009, Texas Instruments Incorporated *Submit [Documentation](http://www.go-dsp.com/forms/techdoc/doc_feedback.htm?litnum=SLVS966&partnum=UCD90120) Feedback* 7

**INSTRUMENTS** 

**TEXAS** 

## **PIN FUNCTIONS (continued)**



## **FUNCTIONAL DESCRIPTION**

### **TI FUSION GUI**

The Texas Instruments *Fusion Digital Power Designer* is provided for device configuration. This PC-based Graphical User Interface (GUI) offers an intuitive I<sup>2</sup>C/PMBus interface to the device. It allows the design engineer to configure the system operating parameters for the application without directly using PMBus commands, store the configuration to on-chip non-volatile memory, and observe system status (voltage, temperature, etc). Fusion is referenced throughout the datasheet and many sections include screenshots.

## **THEORY OF OPERATION**

Modern electronic systems often use numerous microcontrollers, DSPs, FPGAs, and ASICs. Each device can have multiple supply voltages to power the core processor, analog-to-digital converter or I/O. These devices are typically sensitive to the order and timing of how the voltages are sequenced on and off. The UCD90120 can sequence supply voltages to prevent malfunctions, intermittent operation or device damage caused by improper power-up or power-down. Appropriate handling of under- and over-voltage faults, over-current faults and over-temperature faults can extend system life and improve long term reliability. The UCD90120 stores power supply faults to on-chip non-volatile flash memory for aid in system failure analysis.

System reliability can be improved through four-corner testing during system verification. During four-corner testing, the system is operated at the minimum and maximum expected ambient temperature and with each power supply set to the minimum and maximum output voltage, commonly referred to as margining. The UCD90120 can be used to implement accurate closed-loop margining of up to 10 power supplies.

The UCD90120 12-rail sequencer can be used in <sup>a</sup> PMBus- or pin-based control environment. The TI Fusion GUI provides <sup>a</sup> powerful but simple interface for configuring sequencing solutions for systems with between one and 12 power supplies using 13 analog voltage monitor inputs, 4 GPIs and 22 highly configurable GPIOs. A rail can include voltage, temperature, current, <sup>a</sup> power supply enable and <sup>a</sup> margining output. At least one must be included in <sup>a</sup> rail definition. Once the user has defined how the power supply rails should operate in <sup>a</sup> particular system, analog input pins and GPIOs can be selected to monitor and enable each supply ([Figure](#page-8-0) 3).

<span id="page-8-0"></span>

Vout Config Pin Assignment Run Time Clock | Other Config | All Config



### **Figure 3. Fusion Pin Assignment Tab**

After the pins have been configured, other key monitoring and sequencing criteria are selected for each rail from the Vout Config tab ([Figure](#page-9-0) 4):

- •Nominal operating voltage (Vout)
- •Under-voltage (UV) and over-voltage (OV) warning and fault limits
- •Margin Low and Margin High values
- •Power Good On and Power Good Off limits
- •PMBus or pin-based sequencing control (On/Off Config)
- • Rails that have to achieve Power Good or Input pins that must be at <sup>a</sup> defined logic state before <sup>a</sup> Rail is enabled (Rail and Input Pin Dependencies)
- •Turn On and Turn Off Delay timing
- • Maximum time allowed for <sup>a</sup> rail to reach POWER\_GOOD\_ON or POWER\_GOOD\_OFF after being enabled or disabled
- •Other Rails to turn off in case of <sup>a</sup> fault on <sup>a</sup> Rail (Fault Shutdown Slaves)



SLVS966-SEPTEMBER 2009 volume and the state of the st

**Figure 4. Fusion Vout Config Tab**

The **Synchronize margins/limits/PG** to Vout checkbox is an easy way to change the nominal operating voltage of <sup>a</sup> Rail and also update all of the other limits associated with that rail according to the percentages shown to the right of each entry.

The plot in the upper left section of Figure 4 shows <sup>a</sup> simulation of the overall sequence-on and sequence-off configuration, including the nominal voltage, the Turn On and Turn Off Delay times, the Power Good On and Power Good Off voltages and any timing dependencies between the rails.

After <sup>a</sup> rail voltage has reached its POWER\_GOOD\_ON voltage and is considered to be in regulation, it is compared against two UV and two OV thresholds in order to determine if <sup>a</sup> warning or fault limit has been exceeded. If <sup>a</sup> fault is detected, the UCD90120 responds based on <sup>a</sup> variety of flexible, user-configured options. Faults can cause rails to restart, shut down immediately, sequence-off using Turn Off Delay times or shut down <sup>a</sup> group of rails and sequence them back on. Different types of faults can result in different responses.

<span id="page-9-0"></span>**[UCD90120](http://focus.ti.com/docs/prod/folders/print/ucd90120.html)**

**TEXAS** 

**INSTRUMENTS** 



 $\sim$   $\sim$   $\sim$   $\sim$ 

**Contract Contract Contract** 



**Figure 5. Fusion Other Config Tab for Fault Responses**

Fault responses, along with <sup>a</sup> number of other parameters including user-specific Manufacturing Info and external scaling and offset values, are selected in the Fusion **Other Config** tab. Once the configuration satisfies the user requirements, it can be written to device SRAM if Fusion is connected to a UCD90120 using I<sup>2</sup>C/PMBus. SRAM contents can then be stored to data flash memory so that the configuration remains in the device after <sup>a</sup> reset or power cycle.

The Fusion Monitor page has <sup>a</sup> number of options, including <sup>a</sup> Device Dashboard and <sup>a</sup> System Dashboard, for viewing and controlling device and system status in real time.

### **Figure 6. Fusion Monitor Page with Device Dashboard and System Dashboard**

The UCD90120 also has status registers for each Rail and the capability to log faults to flash memory for use in system troubleshooting. This is very helpful in the case of <sup>a</sup> power supply or system failure. The status registers ([Figure](#page-11-0) 7) and the fault log ([Figure](#page-12-0) 8) are available in Fusion. Please refer to the UCD90120 PMBus Command Reference and the PMBus\_Specification\_Part\_II\_Rev\_1-1\_20070205 for detailed descriptions of each status register and supported PMBus commands.

<span id="page-11-0"></span>**[UCD90120](http://focus.ti.com/docs/prod/folders/print/ucd90120.html)**

SLVS966-SEPTEMBER 2009 volume and the state of the st

Texas **INSTRUMENTS** 



**Figure 7. Fusion Rail Status Register**

<span id="page-12-0"></span>



**Figure 8. Fusion Flash error Log (Logged Faults)**





**Figure 9. Detailed Block Diagram**

## **POWER SUPPLY SEQUENCING**

The UCD90120 can control the turn-on and turn-off sequencing of up to 12 voltage rails by using <sup>a</sup> GPIO to set <sup>a</sup> power supply enable pin high or low. In PMBus-based designs, the system PMBus master can initiate <sup>a</sup> sequence-on event by asserting the PMBUS\_CNTRL pin or by sending the OPERATION command over the  $I<sup>2</sup>C$ serial bus. In pin-based designs, the PMBUS CNTRL pin can also be used to sequence-on and sequence-off.

The Auto Enable setting ignores the OPERATION command and the PMBUS\_CNTRL pin. Sequence-on is started at power up after any dependencies and time delays are met for each rail. A rail is considered to be on or within regulation when the measured voltage for that rail crosses the Power Good On (POWER\_GOOD\_ON(1) ) limit. The rail is still in regulation until the voltage drops below Power Good Off (POWER\_GOOD\_OFF).

(1) In this document configuration parameters such as Power Good On are referred to using Fusion GUI names. The PMBus Command Reference name is shown in parentheses (POWER\_GOOD\_ON) the first time the parameter appears.



### **Turn-on Sequencing**

The following sequence-on options are supported for each rail:



**Figure 10. Sequence-on and Sequence-off Timing**

- •Monitor only – do not sequence-on
- •Fixed delay time after <sup>a</sup> PMBus OPERATION command to turn on
- •Fixed delay time after assertion of the PMBUS\_CNTRL pin
- •Fixed time after one or <sup>a</sup> group of parent rails achieves regulation
- •Fixed time after <sup>a</sup> designated GPI has reached <sup>a</sup> user-specified state
- Any combination of the previous options

The maximum TON\_DELAY time is 3276ms.

### **Turn-off Sequencing**

The following sequence-off options are supported for each rail:

- •Monitor only – do not sequence-off
- •Fixed delay time after <sup>a</sup> PMBus OPERATION command to turn off
- •Fixed delay time after deassertion of the PMBUS\_CNTRL pin
- • Fixed delay time in response to an Under Voltage, Over Voltage, Under Current, Over Current, Under Temperature, Over Temperature or Max Turn On fault on the rail
- • Fixed delay time in response to <sup>a</sup> fault on <sup>a</sup> different rail when set as <sup>a</sup> Fault Shutdown Slave to the faulted rail
- •Fixed delay time in response to <sup>a</sup> GPIO reaching <sup>a</sup> user-specified state

The maximum TOFF\_DELAY time is 3276ms.

### **Sequencing Configuration Options**

In addition to the turn-on and turn-off sequencing options described above, the time between when <sup>a</sup> rail is enabled and when the monitored rail voltage must reach its Power Good On setting can be configured using Max Turn On (TON\_MAX\_FAULT\_LIMIT). Max Turn On can be set in 1ms increments. A value of 0ms means that there is No Limit and the device can try to turn on the output voltage indefinitely.

Rails can be configured to turn off immediately or to sequence-off according to user-defined delay times. A sequenced shutdown is configured by selecting appropriate Turn Off Delay (TOFF DELAY) times for each rail. The Turn Off Delay times begin when the PMBUS\_CNTRL pin is deasserted, when the PMBus OPERATION command is used to give <sup>a</sup> Soft Stop command, or when <sup>a</sup> fault occurs on <sup>a</sup> rail that has other rails set as Fault Shutdown Slaves.

Shut-downs on one rail can initiate shut-downs of other rails or controllers. In systems with multiple UCD90120's, it is possible for each controller to be both <sup>a</sup> master and <sup>a</sup> slave to another controller.



## **VOLTAGE MONITORING**

Up to 13 voltages can be monitored using the analog input pins. The input voltage range is 0V–2.5V for MON pins 1-6, 59, 62 and 63. Pins 50, 52, 54 and 56 can measure down to 0.2V. Any voltage between 0V and 0.2V on these pins will read as 0.2V. External resistors can be used to attenuate voltages higher than 2.5V.

The ADC operates continuously, requiring 3.89µ<sup>s</sup> to convert <sup>a</sup> single analog input and 54.5µ<sup>s</sup> to convert all 14 of the analog inputs, including the on-board temperature sensor. Each rail is sampled by the sequencing and monitoring algorithm every 200µs. The maximum source impedance of any sampled voltage should be less than 4kΩ. The source impedance limit is particularly important when <sup>a</sup> resistor divider network is used to lower the voltage applied to the analog input pins.

MON pins selected for Rail 1 through Rail 6 have optional digital hardware comparators, which can be used to achieve faster fault responses. Each hardware comparator has two thresholds (one UV and one OV) as opposed to four software thresholds. The hardware comparators respond to UV or OV conditions in about 80µ<sup>s</sup> and can be used to disable rails or assert GPOs. The only fault response available for the hardware comparators is to shutdown immediately.

An internal 2.5V reference is used by the ADC. The ADC reference has a tolerance of ±0.5% between 0°C and 125°C and <sup>a</sup> tolerance of ±1% between –40°C and 125°C. An external voltage divider is required for monitoring voltages higher than 2.5V. The nominal rail voltage and the external scale factor can be entered into the Fusion GUI and are used to report the actual voltage being monitored instead of the ADC input voltage. The nominal voltage is used to set the range and precision of the reported voltage according to Table 1.



### **Table 1. Voltage Range and Resolution**

Although the monitor results can be reported with <sup>a</sup> resolution of about 15µV, the real conversion resolution of 610µV is fixed by the 2.5V reference and the 12-bit ADC.

The MON pins can directly measure voltages but each input can be defined as <sup>a</sup> voltage, current or temperature. A single rail can include all three measurement types, each monitored on separate MON pins. If <sup>a</sup> rail has both voltage and current assigned to it, then power can be calculated and reported for the rail. Digital filtering applied to each MON input depends on the type of signal. Voltage inputs have no filtering. Current inputs have <sup>a</sup> low-pass filter with <sup>a</sup> time constant of about 1 second. Temperature inputs have <sup>a</sup> low-pass filter with <sup>a</sup> time constant of about 12.4 seconds.

### **CURRENT MONITORING**

Current can be monitored using the analog inputs. External circuitry must be used in order to first convert the current to <sup>a</sup> voltage within the range of the UCD90120 MONx input being used.

If <sup>a</sup> monitor input is configured as <sup>a</sup> current, the measurements are smoothed by <sup>a</sup> sliding average digital filter with <sup>a</sup> time constant of approximately 1 second. The filter reduces the probability of false fault detections, and introduces <sup>a</sup> small delay to the current reading. If <sup>a</sup> rail is defined with <sup>a</sup> voltage monitor and <sup>a</sup> current monitor, then monitoring for under-current warnings begins once the rail voltage reaches POWER\_GOOD\_ON. If the rail does not have <sup>a</sup> voltage monitor, then current monitoring will begin after TON\_DELAY.



The device supports multiple PMBus commands related to current, including READ\_IOUT which reads external currents from the MON pins; IOUT\_OC\_FAULT\_LIMIT\_ which sets the over current fault limit; IOUT\_OC\_WARN\_LIMIT which sets the over current warning limit; and IOUT\_UC\_FAULT\_LIMIT which sets the under current fault limit. The UCD90120 PMBus Command Reference contains <sup>a</sup> detailed description of how current fault responses are implemented using PMBus commands.

IOUT\_CAL\_GAIN is <sup>a</sup> PMBus command that allows the scale factor of an external current sensor and any amplifiers or attenuators between the current sensor and the MON pin to be entered by the user in milliohms. IOUT CAL OFFSET is the current that results in 0V at the MON pin. The combination of these PMBus commands allows current to be reported in Amps.

### **TEMPERATURE MONITORING AND INTERNAL TEMPERATURE SENSOR**

Temperature can be monitored using the analog inputs. External circuitry must be used in order to first convert the temperature to <sup>a</sup> voltage within the range of the UCD90120 MONx input being used.

If an input is configured as <sup>a</sup> temperature, the measurements are smoothed by <sup>a</sup> sliding average digital filter with <sup>a</sup> time constant of approximately 12.4 seconds. The filter reduces the probability of false fault detections, and introduces <sup>a</sup> small delay to the temperature reading. The internal device temperature is measured using <sup>a</sup> silicon diode sensor with an accuracy of  $\pm 5^{\circ}$ C and is also monitored using the ADC. Temperature monitoring begins immediately after reset and initialization.

The device supports multiple PMBus commands related to temperature, including READ\_TEMPERATURE\_1 which reads the internal temperature; READ TEMPERATURE 2 which reads external temperatures; and OT FAULT LIMIT which sets the over temperature fault limit. The UCD90120 PMBus Command Reference contains <sup>a</sup> detailed description of how temperature fault responses are implemented using PMBus commands.

TEMPERATURE\_CAL\_GAIN is <sup>a</sup> PMBus command that allows the scale factor of an external temperature sensor and any amplifiers or attenuators between the temperature sensor and the MON pin to be entered by the user in °C/V. TEMPERATURE\_CAL\_OFFSET is the temperature that results in 0V at the MON pin. The combination of these PMBus commands allows temperature to be reported in degrees Celsius.

### **FAULT RESPONSES AND ALARM PROCESSING**

Monitored rails have <sup>a</sup> software window comparator with two programmable warning levels (UV and OV) and two programmable fault levels (UV and OV). When any monitored voltage goes outside of the warning or fault windows, or when <sup>a</sup> current, temperature or any other recognized faults occurs, the PMBALERT# pin is asserted immediately and the appropriate bits are set in the PMBus status registers (Figure 9). Detailed descriptions of the<br>status registers are provided in the *UCD90120 PMBus Command Reference*and the status registers are provided in the *UCD90120 PMBus Command Reference*and the *PMBus\_Specification\_Part\_II\_Rev\_1-1\_20070205.*

A programmable glitch filter can be enabled or disabled for each MON input. A glitch filter for an input defined as <sup>a</sup> voltage can be set between 0 and 51ms with 200µ<sup>s</sup> resolution. A glitch filter for an input defined as <sup>a</sup> current or temperature can be between 0 and 25.5 seconds with 100ms resolution. The longer time constants are due to the fixed low-pass digital filters associated with current and temperature inputs.

Fault response decisions are based on results from the 12-bit ADC. The device cycles through the ADC results and compares them against the programmed limits. The time to respond to an individual event is determined by when the event occurs within the ADC conversion cycle and the selected fault response.

SLVS966-SEPTEMBER 2009 volume and the state of the st

**[UCD90120](http://focus.ti.com/docs/prod/folders/print/ucd90120.html)**

Texas

INSTRUMENTS





Rail 1 is set to use the glitch filter for UV or OV events Rail 1 is set to RESTART 3 times after a UV or OV event Rail 1 is set to shutdown with delay for a OV event





**Figure 12. Max Turn On Fault**

The configurable fault limits are:

**Max Turn On fault**– Flagged if <sup>a</sup> rail that is enabled does not reach the POWER\_GOOD\_ON limit within the configured time

**Under voltage warning**– Flagged if <sup>a</sup> voltage rail drops below the specified UV warning limit after reaching the POWER\_GOOD\_ON setting

**Under voltage fault** – Flagged if <sup>a</sup> rail drops below the specified UV fault limit after reaching the POWER\_GOOD\_ON setting

**Over voltage warning** – Flagged if <sup>a</sup> rail exceeds the specified OV warning limit at any time during startup or operation

**Over voltage fault**– Flagged if <sup>a</sup> rail exceeds the specified OV fault limit at any time during startup or operation

**Max Turn Off fault**– Flagged if <sup>a</sup> rail that is commanded to shut down does not reach 12.5% of the nominal rail voltage within the configured time.

Faults are more serious than warnings. The PMBALERT# pin is always asserted immediately if <sup>a</sup> warning or fault occurs. If <sup>a</sup> warning occurs, the following takes place:

### **Warning actions**

- Immediately assert the PMBALERT# pin
- Status bit gets flagged
- Assert <sup>a</sup> GPIO pin (optional)
- Warnings are not logged to flash

A number of fault response options can be chosen from:

### **Fault responses**

— *Continue Without Interruption:* Flag the fault and take no action



*Shut Down Immediately:* Shut down the faulted rail immediately and Restart according to the rail configuration

— *Shut Down using TOFF\_DELAY:* If <sup>a</sup> fault occurs on <sup>a</sup> rail, exhaust whatever retries are configured. If the rail does not come back, schedule the shutdown of this rail and all fault shutdown slaves. All selected rails, including the faulty rail, are sequenced-off according to their T\_OFF\_DELAY times. If Do Not Restart is selected, then sequence off all selected rails when the fault is detected.

**Restart**

- *Do Not Restart:* Do not attempt to Restart <sup>a</sup> faulted rail after it has been shut down
- *Restart Up To N Times:* Attempt to Restart <sup>a</sup> faulted rail up to 14 times after it has been shut down. The time between restarts is measured between when the rail enable pin is deasserted (after any glitch filtering and Turn Off Delay times, if configured to observe them) and then reasserted. It can be set between 0 and 1275ms in 5ms increments.
- *Restart Continuously:* Same as Restart Up To N Times except that the device continues to Restart until the fault goes away, it is commanded off by the specified combination of PMBus OPERATION command and PMBUS\_CNTRL pin status, or power is removed from the device.
- *Shut Down Rails and Sequence On:* Shut down selected rails immediately or after Continue Operation time is reached and then sequence-on those rails using Turn On Delay times

## **SHUT DOWN ALL RAILS AND SEQUENCE ON**

In response to <sup>a</sup> fault, the UCD90120 can be configured to turn off <sup>a</sup> set of rails and then sequence them back on. To sequence all rails in the system, then all rails must be selected as Fault Shutdown Slaves of the faulted rail. If the faulted rail is set to Stop Immediately or Stop With Delay, then the rails designated as Fault Shutdown Slaves behave the same way. Shut Down All Rails and Sequence On will not be performed until retries are exhausted for a given fault.

While waiting for the rails to turn off, an error is reported if any of the rails reaches its TOFF\_MAX\_WARN\_LIMIT. There is <sup>a</sup> configurable option to continue with the re-sequencing operation if this occurs. After the faulted rail and Fault Shutdown Slaves sequence off, the UCD90120 will wait for <sup>a</sup> programmable delay time between 0 and 1275ms in increments of 5ms and then sequence on the faulted rail and Fault Shutdown Slaves according to the start-up sequence configuration. This will be repeated until the faulted rail and Fault Shutdown Slaves successfully achieve regulation or for <sup>a</sup> user-selected 1, 2, 3 or 4 times. If the re-sequence operation is successful, the re-sequence counter will be reset if all of the rails that were re-sequenced maintain normal operation for one second.

Once Shut Down All Rails and Sequence On begins, any faults on the Fault Shutdown Slave rails will be ignored. If there are two or more simultaneous faults with different Fault Shutdown Slaves the more conservative action is taken. For example, if <sup>a</sup> set of rails is already on its second re-sequence, and the device is configured to re-sequence three times, and another set of rails enters the re-sequence state, that second set of rails will only be re-sequenced once. Another example – if one set of rails is waiting on all of its rails to shutdown so that it can resequence, and another set of rails enters the re-sequence state, the device will now wait for all rails from both sets to shutdown before re-sequencing.

### **GPIOs**

The UCD90120 has 22 GPIO pins that can function as either inputs or outputs. Each GPIO has configurable output mode options including open-drain or push-pull outputs that can be actively driven to 3.3V or ground. There are an additional four pins that can be used as either inputs or PWM outputs but not as GPOs. [Table](#page-19-0) 2 lists possible uses for the GPIO pins and the maximum number of each type for each use. GPIO pins can be dependents in sequencing and alarm processing. They can also be used for system level functions such as external interrupts, power goods, resets, or cascading of multiple devices. GPOs can be sequenced up or down by configuring <sup>a</sup> rail without <sup>a</sup> MON pin but with <sup>a</sup> GPIO set as an Enable.

### 20 **Submit [Documentation](http://www.go-dsp.com/forms/techdoc/doc_feedback.htm?litnum=SLVS966&partnum=UCD90120) Feedback** Copyright © 2009, Texas Instruments Incorporated





# <span id="page-19-0"></span>**[UCD90120](http://focus.ti.com/docs/prod/folders/print/ucd90120.html)**

SLVS966-SEPTEMBER 2009 www.ti.com





### **GPI Special Functions**

Figure 13 lists and describes five special input functions that GPIs can be used for. There can be no more than one pin assigned to each of these functions.



**Figure 13. GPI Configuration – Special Input Functions**

### **PWM Outputs**

Pins 17-24 can be configured as FPWMs. The frequency range is 15.259 kHz to 125 MHz. FPWMs can be configured as Closed Loop Margining outputs or general purpose PWMs.

Any FPWM pin not used as <sup>a</sup> PWM output can be configured as <sup>a</sup> GPIO. One FPWM in <sup>a</sup> pair can be used as <sup>a</sup> PWM output and the other pin can be used as <sup>a</sup> GPO. The FPWM pins are actively driven low from reset when used as GPOs.

The frequency settings for the FPWMs apply to pairs of pins:

- •FPWM1 and FPWM2 – same frequency
- •FPWM3 and FPWM4 – same frequency
- •FPWM5 and FPWM6 – same frequency
- •FPWM7 and FPWM8 – same frequency

Pins 31, 32, 41 and 42 can be used as GPIs or PWM outputs.

If configured as PWM outputs, then limitations apply:

- •PWM1 has <sup>a</sup> fixed frequency of 10 kHz
- •PWM2 has <sup>a</sup> fixed frequency of 1 kHz
- PWM3 and PWM4 frequencies can be 0.93 Hz to 7.8125 MHz.



### **Power Supply Enables**

Each GPIO can be configured as <sup>a</sup> Rail Enable pin with either active low or active high polarity. Output mode options include open-drain or push-pull outputs that can be actively driven to 3.3V or ground. During reset, the GPIO pins will be high impedance except for the FPWM/GPIO pins 17-24, which will be driven low. External pulldown or pullup resistors can be tied to the Enable pins to hold the power supplies off during reset. The UCD90120 can support <sup>a</sup> maximum of 12 Enable pins.

### **Cascading Multiple Devices**

A GPIO pin can be used to coordinate multiple controllers by using it as <sup>a</sup> Power Good output from one device and connecting it to the PMBUS\_CNTRL input pin of another. This imposes <sup>a</sup> master/slave relationship between multiple devices. During startup, the slave controllers will initiate their start sequences after the master has completed its start sequence and all rails have reached regulation voltages. During shutdown, as soon as the master starts to sequence-off it will send the shut-down signal to its slaves.

A shutdown on one or more of the master rails can initiate shutdowns of the slave devices. The master shutdowns can be initiated intentionally or by <sup>a</sup> fault condition. This method works to coordinate multiple controllers, but it does not enforce interdependency between rails within <sup>a</sup> single controller.

The PMBus specification implies that the Power Good signal is active when ALL the rails in <sup>a</sup> controller are regulating at their programmed voltage. The UCD90120 allows GPIOs to be configured to respond to <sup>a</sup> desired subset of Power Goods.

### **GPO Dependencies**

GPIOs can be configured as outputs that are based on Boolean combinations of up to four AND's all OR'd together (Figure 14). Inputs to the logic blocks can include GPIs and rail status flags. One rail status type is selectable as an input for each AND gate in <sup>a</sup> Boolean block. For <sup>a</sup> selected rail status, the status flags of all active rails can be included as inputs to the AND gate. " LATCH" rails status types stay asserted until cleared by <sup>a</sup> MFR PMBus command or by <sup>a</sup> specially configured GPI pin. The different rail status types are shown in [Figure](#page-22-0) 16. Refer to the *UCD90120 PMBus Command Reference* for complete definitions of rail status types.



**Figure 14. Boolean Logic Combinations**

<span id="page-22-0"></span>



**Figure 15. Fusion Boolean Logic Builder**

| 1.  | POWER GOOD(0:12)           | 20. | TEMP OT FAULT(0:12)            |  |
|-----|----------------------------|-----|--------------------------------|--|
| 2.  | VOUT_OV_FAULT(0:12)        | 21. | TEMP OT FAULT LATCH(0:12)      |  |
| 3.  | VOUT OV FAULT LATCH(0:12)  | 22. | TEMP OT WARN(0:12)             |  |
| 4.  | VOUT OV WARN(0:12)         | 23. | TEMP OT WARN LATCH(0:12)       |  |
| 5.  | VOUT OV WARN LATCH(0:12)   | 24. | INPUT VIN OV FAULT(0:12)       |  |
| 6.  | VOUT UV WARN(0:12)         | 25. | INPUT VIN OV FAULT LATCH(0:12) |  |
| 7.  | VOUT UV WARN LATCH(0:12)   | 26. | INPUT VIN OV WARN(0:12)        |  |
| 8.  | VOUT_UV_FAULT(0:12)        | 27. | INPUT_VIN_OV_WARN_LATCH(0:12)  |  |
| 9.  | VOUT UV FAULT LATCH(0:12)  | 28. | INPUT VIN UV WARN(0:12)        |  |
| 10. | VOUT TON FAULT(0:12)       | 29. | INPUT VIN UV WARN LATCH(0:12)  |  |
| 11. | VOUT TON FAULT LATCH(0:12) | 30. | INPUT VIN UV FAULT(0:12)       |  |
| 12. | VOUT_TOFF_WARN(0:12)       | 31. | INPUT VIN UV FAULT LATCH(0:12) |  |
| 13. | VOUT TOFF WARN LATCH(0:12) | 32. | MFR SEQ TIMEOUT(0:12)          |  |
| 14. | IOUT OC FAULT(0:12)        | 33. | MFR SEQ_TIMEOUT_LATCH(0:12)    |  |
| 15. | IOUT OC FAULT LATCH(0:12)  |     |                                |  |
| 16. | IOUT_OC_WARN(0:12)         |     |                                |  |
| 17. | IOUT OC WARN LATCH(0:12)   |     |                                |  |
| 18. | IOUT UC FAULT(0:12)        |     |                                |  |
| 19. | IOUT UC FAULT LATCH(0:12)  |     |                                |  |

**Figure 16. Rail status types**

### **MARGINING**

Margining is used in product validation testing to verify that the complete system works properly over all conditions including minimum and maximum power supply voltages, load range, ambient temperature range and other relevant parameter variations. Margining can be controlled over PMBus using the OPERATION command or by configuring two GPIO pins as Margin EN and Margin UP/DOWN inputs. The MARGIN\_CONFIG command in the UCD90120 PMBus Command Reference describes different available margining options including ignoring faults while margining and using closed-loop margining to trim the power supply output voltage one time at power up.

Open-loop margining is done by connecting <sup>a</sup> power supply feedback node to ground through one resistor and to



 $V_{CC}$  or the power supply input voltage through another resistor. The power supply regulation loop responds to the change in feedback node voltage by increasing or decreasing the power supply output voltage to return the feedback voltage to the original value. The voltage change is determined by the fixed resistor values and the voltage at  $V_{\text{CC}}$  and ground. Two GPIO pins must be configured as outputs for connecting resistors from the feedback node of each power supply to  $V_{CC}$  or ground.

Closed-loop margining uses <sup>a</sup> PWM or FPWM output for each power supply that is being margined. An external RC network converts the FPWM pulse train into <sup>a</sup> DC margining voltage. The margining voltage is connected to the appropriate power supply feedback node through <sup>a</sup> resistor. The power supply output voltage is monitored and the margining voltage is controlled by adjusting the PWM duty cycle until the power supply output voltage reaches the Margin Low and Margin High voltages set by the user.

### **SYSTEM RESET SIGNAL**

The UCD90120 can generate <sup>a</sup> programmable System Reset pulse as part of Sequence On. The pulse is created by programming <sup>a</sup> GPIO to remain deasserted until the voltage of <sup>a</sup> particular rail or combination of rails reach their respective POWER\_GOOD\_ON levels plus <sup>a</sup> programmable delay time. The System Reset pulse width can be programmed as shown in Table 3.



### **Table 3. System Reset Pulse Width**

## **WATCH DOG TIMER**

A GPI and GPO can be configured as <sup>a</sup> Watch Dog Timer (WDT). The WDT can be independent of power supply sequencing or tied to <sup>a</sup> GPIO configured to provide <sup>a</sup> System Reset signal. The WDT can be reset by toggling <sup>a</sup> Watchdog Input (WDI) pin or by writing to SYSTEM\_WATCHDOG\_RESET over I 2 C.

The WDT can be active immediately at power up or set to wait while the system initializes. Table 4 lists the programmable wait times before the initial timeout sequence begins.









**Table 4. WDT Initial Wait**

The watchdog timeout is programmable from 0 to 2.55s with <sup>a</sup> 10ms step size. If the WDT times out, the UCD90120 can assert <sup>a</sup> GPIO pin configured as WDO that is separate from <sup>a</sup> GPIO defined as System Reset pin or it can generate <sup>a</sup> System Reset pulse. After <sup>a</sup> timeout, the WDT is restarted by toggling the WDI pin or by writing to SYSTEM\_WATCHDOG\_RESET over I 2 C.



**Figure 17. Timing of GPIOs Configured for Watch-Dog Timer Operation**

## **DATA AND ERROR LOGGING TO FLASH MEMORY**

The UCD90120 can log faults and the number of device resets to flash memory. Peak voltage, current and temperature measurements are also stored for each rail. To reduce stress on the flash memory, <sup>a</sup> 30-second timer is started if <sup>a</sup> measured value exceeds the previously logged value. Only the highest value from the 30-second interval is written from RAM to flash.

Multiple faults can be stored in flash memory and can be accessed over PMBus to help debug power supply bugs or failures. Each logged fault includes:

- •Rail number
- •Fault type
- •Fault time since previous device reset
- •Last measured rail voltage

The total number of device resets is also stored to flash memory. The value can be reset using PMBus.

With the Brownout function enabled, the run-time clock value, peak monitor values and faults are only logged to flash when <sup>a</sup> power-down is detected. The device run-time clock value is stored across resets or power cycles unless the Brownout function is disabled, in which case the run-time clock is returned to zero after each reset.

It is also possible to update and calibrate the UCD90120 internal run time clock via <sup>a</sup> PMBus host. For example, <sup>a</sup> host processor with <sup>a</sup> Real Time Clock could periodically update the UCD90120 run time clock to <sup>a</sup> value that corresponds to the actual date and time. The host must translate the UCD90120 timer value back into the appropriate units based on the usage scenario chosen. Please see the REAL\_TIME\_CLOCK command in the UCD9012x PMBus Command Reference for more details.



## **BROWNOUT FUNCTION**

The UCD90120 can be enabled to turn off all non-volatile logging until <sup>a</sup> brownout event is detected. A brownout event occurs if  $V_{cc}$  drops below 2.9V. In order to enable this feature, the user must provide enough local capacitance to deliver up to 80mA for 5ms while maintaining <sup>a</sup> minimum of 2.6V at the device.

With this feature enabled, the UCD90120 will save faults, peaks, and other log data to SRAM during normal operation of the device. Once <sup>a</sup> brown out event is detected, all data will be copied from SRAM to Flash. Use of this feature allows the UCD90120 to keep track of <sup>a</sup> single run time clock that spans device resets or system power down (rather than resetting the run time clock after device reset). It can also improve the UCD90120 internal response time to events since Flash writes will be disabled during normal system operation. This is an optional feature and can be enabled using the MISC\_CONFIG command. For more details, please see the UCD9012x PMBus Command Reference.

### **PMBUS INTERFACE**

The PMBus is <sup>a</sup> serial interface specifically designed to support power management. It is based on the SMBus interface, which is built on the I<sup>2</sup>C physical specification. The UCD90120 supports revision 1.1 of the PMBus standard. Wherever possible, standard PMBus commands are used to support the function of the device. Standard PMBus commands can be found in *PMBus\_Specification\_Part\_I\_Rev\_1\_ 0\_20050324* and *PMBus\_Specification\_Part\_II\_Rev\_1-1\_20070205*, which can be downloaded from <http://pmbus.org/specs.html>. Some of the operational and functional descriptions for this datasheet were closely based on the PMBus specification. For unique features of the UCD90120, MFR\_SPECIFIC commands are defined to configure or activate those features. These commands are defined in the UCD90120 PMBus Command Reference.

The UCD90120 is PMBus compliant, in accordance with the "Compliance" section of the PMBus specification. The firmware is also compliant with the SMBus 1.1 specification, including support for the SMBus ALERT (SMBALERT#) function. The hardware can support 100kHz and 400kHz operation. Two pins are allocated to decode the PMBus address. At power-up the device applies <sup>a</sup> bias current to each address detect pin and the voltage on that pin is captured by the internal 12-bit ADC. The PMBus address is calculated as follows.

PMBus Address =  $12 \times bin(V_{AD01}) + bin(V_{AD00})$ 

Where bin( $V_{AD0x}$ ) is the address bin for one of 8 address as shown in Table 5. The address bins are defined by the MIN and MAX VOLTAGE RANGE (V). Each bin is <sup>a</sup> constant ratio of 1.25 from the previous bin. This method maintains the width of each bin relative to the tolerance of standard 1% resistors.



### **Table 5. PMBus Address Bins**

A low impedance (short) on either address pin that produces <sup>a</sup> voltage below the minimum voltage will cause the PMBus address to default to address 126 (0x7F). A high impedance (open) on either address pin that produces <sup>a</sup> voltage above the maximum voltage will also cause the PMBus address to default to address 126 (0x7F).

Address 0 is not used because it is the PMBus General Call address. Addresses 11 and 127 can not be used by this device or any other device that shares the PMBus with it, since those are reserved for manufacturing programming and test. It is recommended that address 126 not be used for any devices on the PMBus since this



is the address that the UCD90120 defaults to if the address lines are shorted to ground or left open. Other SMBus/PMBus addresses have been assigned for specific devices. For <sup>a</sup> system with other types of devices connected to the same PMBus, refer to the SMBus device address assignments table in Appendix C of the latest version of the System Management Bus (SMBus) specification. The SMBus specification can be downloaded at <http://smbus.org/specs/smbus20.pdf>.



**Figure 18. PMBus Address Detection Method**

## **HIGH VOLTAGE SUPPLY VOLTAGE REGULATOR**

The UCD90120 requires 3.3V to operate. It can be provided directly on the various  $V_{33x}$  pins, or it can be generated from <sup>a</sup> higher voltage using <sup>a</sup> built-in series regulator and an external transistor. The external transistor must be an NPN device with a beta of at least 40 and a  $V_{CE}$  rating appropriate for the high supply voltage. Figure 19 shows the typical circuit using the external series pass transistor. The NPN emitter output becomes the 3.3 V supply for the chip. A 4.7µF bypass capacitor is required to stabilize the series regulator.

Some circuits in the device require 1.8V, which is generated internally from the 3.3V supply. This voltage requires <sup>a</sup> 0.1µF to 1µF bypass capacitor from BPCAP to ground.



**Figure 19. High-Voltage Supply With External Transistor**

## **DEVICE RESET**

The UCD90120 has an integrated power-on reset (POR) circuit which monitors the supply voltage. At power-up, the POR detects the  $V_{33D}$  rise. When  $V_{33D}$  is greater than  $V_{RESET}$  the device comes out of reset.

## **[UCD90120](http://focus.ti.com/docs/prod/folders/print/ucd90120.html)** SLVS966-SEPTEMBER 2009 volume and the state of the st



The device can be forced into the reset state by an external circuit connected to the nRESET pin. A logic low voltage on this pin for longer than t<sub>RESET</sub> holds the device in reset. It comes out of reset within 1ms after nRESET is released and can return to <sup>a</sup> logic high level. To avoid an erroneous trigger caused by noise, <sup>a</sup> pull up resistor to 3.3V is recommended.

Anytime the device comes out of reset it begins an initialization routine that lasts about 20ms. During the initialization routine, the FPWM pins are held low and all other GPIO and GPI pins are open circuit. At the end of initialization, the device begins normal operation as defined by the device configuration.

### **DEVICE CONFIGURATION AND PROGRAMMING**

From the factory, the device contains the sequencing and monitoring firmware. It is also configured so that all GPOs are high-impedance with no sequencing or fault response operation. See *Configuration Programming of UCD Devices* available at [www.ti.com](http:\\www.ti.com) for full UCD90120 configuration details.

After the user has designed <sup>a</sup> configuration file using Fusion, there are three general device configuration programming options. Devices can be programmed in-circuit by <sup>a</sup> host microcontroller using PMBus commands over I<sup>2</sup>C to configure the device (see the UCD90120 PMBus Command Reference).



**Description** 

Device Export - UCD90120 @ Address 101

an architecture and interest provident and all

سي المستخدم المستخدمة المستخدمة المستخدمة المستخدمة المستخدمة المستخدمة المستخدمة المستخدمة المستخدمة المستخدمة

o Export Multiple Formats | Text File | Project File | Data Flash File | Program + Data Flash File | PMBus Script | Data Flash Script | Firmware Upgrade Script with your minimit nonfinitions for a dayling. Writer are done in family of standard CMD in



### **Figure 20. Fusion PMBus Configuration Script Export Tool**

Each parameter write replaces the data in the associated memory (RAM) location. After all the required configuration data has been sent to the device, it is transferred to the associated non-volatile memory (data flash) by issuing a special command, STORE\_DEFAULT\_ALL. This is how the Fusion GUI normally reads and writes a device configuration.

Fusion can create <sup>a</sup> PMBus or I2C command script file that can be used by the I2C master to configure the device (Figure 21). An example of a partial command script file is shown here:<br>
Comment Format=Tab; Hex=CoderUpper; BreakOutBytes=False [DO NOT REMC

Format=Tab; Hex=CoderUpper; BreakOutBytes=False [DO NOT REMOVE THIS LINE IF YOU WANT TO IMPORT USING THE FUSION GUI] Comment SMBus Fields are Request,Address,Command,Data Comment For reads, the last field is what is expected back from the device Comment Write MONITOR\_CONFIG [MFR 05] Pin 1 MON1: Rail #1, Type Voltage; Pin 2 MON2: Rail #2, Type Voltage; Pin 3 MON3: Rail #3, Type Voltage; Pin 4 MON4: Rail #4, Type Voltage; Pin 5 MON5: Rail #5, Type Voltage; Pin 6 MON6: Rail #6, Type Voltage; Pin 59 MON7: Rail #7, Type Voltage; Pin 62 MON8: Rail #8, Type Voltage; Pin 63 MON9: Rail #9, Type Voltage; Pin 50 MON10: Rail #10, Type Voltage; Pin 52 MON11: Rail #11, Type Voltage; Pin 54 MON12: Rail #12, Type Voltage; Pin 56 MON13: Rail #1, Type Temperature



**[UCD90120](http://focus.ti.com/docs/prod/folders/print/ucd90120.html)**

SLVS966-SEPTEMBER 2009 volume and the state of the st

BlockWrite 0x65 0xD5 0x202122232425262728292A2B40 Comment Write GPI\_CONFIG [MFR 41] Inputs: <None> BlockWrite 0x65 0xF9 0x00000000000000000000000000 Comment Write SEQ\_CONFIG [MFR 38,Rail #1] Rail Dep: <None> | Pin Dep: <None> | Fault Dep: <None> | Enable: Pin 11 GPIO1 ActiveHigh ActivelyDrivenOutput WriteByte 0x65 0x00 0x00 BlockWrite 0x65 0xF6 0x000000000096 Comment Write SEQ\_CONFIG [MFR 38,Rail #4] Rail Dep: <None> | Pin Dep: <None> | Fault Dep: <None> | Enable: Pin 14 GPIO4 ActiveHigh ActivelyDrivenOutput WriteByte 0x65 0x00 0x03 BlockWrite 0x65 0xF6 0x0000000000AE Comment Write VOUT\_SCALE\_MONITOR [Rail #12] 0.500 WriteWord 0x65 0x2A 0x00B2 . . . Comment Store configuration to data flash Pause 100 Pausing 100 ms Comment Execute STORE\_DEFAULT\_ALL SendByte 0x65 0x11 Pause 1000 Pausing 1,000 ms for StoreDefaultAll

Another in-circuit programming option is for Fusion to create <sup>a</sup> data flash image from the configuration file (Figure 21). The image file can be downloaded into the device using I<sup>2</sup>C or JTAG. Fusion Tools can be used on board if Fusion can gain ownership of the target board's I2C bus.

Devices can be programmed off board using TI Fusion Tools or <sup>a</sup> dedicated device programmer. For small runs, a ZIF socketed board with an I<sup>2</sup>C header can be used with the standard Fusion GUI or Manufacturing GUI. Fusion can also create <sup>a</sup> data flash file that can then be loaded into the UCD90120 using <sup>a</sup> dedicated device programmer.



**Figure 21. Fusion Device Configuration Export Tool**

To configure the device over I<sup>2</sup>C or PMBus, the UCD90120 must be powered. The PMBus clock and data pins must be accessible and need to be pulled high to the same  $V_{dd}$  supply as the device is powered from with pull-up



resistors between 1kΩ and 2kΩ. Care should be taken to not introduce additional bus capacitance (< 100pF). The user configuration can be written to data flash using a gang programmer via JTAG or I<sup>2</sup>C before the device is installed in circuit. To use I<sup>2</sup>C, the clock and data lines must be multiplexed or the device addresses must be assigned by socket. Fusion tools can be used for socket addressing. Pre-programming can also be done using <sup>a</sup> single device test fixture.



### **Table 6. Configuration Options**

The advantages of off-board configuration include:

- •• Does not require access to device's  $I^2C$  bus on board.
- •Once soldered on board, full board power is available without further configuration.
- Can be partially reconfigured once the device is mounted.

## **JTAG INTERFACE**

The JTAG port can be used for production programming. Four of the six JTAG pins can also be used as GPIOs during normal operation. Refer to the PIN FUNCTIONS table at the beginning of the document and Table 2 for <sup>a</sup> list of the JTAG signals and which can be used as GPIOs. The JTAG port is compatible with the IEEE Standard 1149.1-1990, IEEE Standard Test-Access Port and Boundary Scan Architecture specification. Boundary scan is not supported on this device.

The JTAG interface can provide an alternate interface for programming the device. It is disabled by default in order to enable the GPIO pins with which it is multiplexed. There are three conditions under which the JTAG interface is enabled:

- 1. When the ROM\_MODE PMBus command is issued
- 2. On power-up if the Data Flash is blank, allowing JTAG to be used for writing the configuration parameters to <sup>a</sup> programmed device with no PMBus interaction.
- 3. When an invalid address is detected at power-up. By shorting one of the address pins to ground, an invalid address can be generated that enables JTAG.

## **INTERNAL FAULT MANAGEMENT AND MEMORY ERROR CORRECTION (ECC)**

The UCD90120 verifies the firmware checksum at each power up. If it does not match, then the device waits for I<sup>2</sup>C commands but does not execute the firmware. A device configuration checksum verification is also performed at power up. If it does not match, the factory default configuration is loaded. The PMBALERT# pin is asserted and <sup>a</sup> flag is set in the status register. The error log checksum validates the contents of the error log to make sure that section of Flash is not corrupted.

There is an internal firmware Watch Dog Timer. If it times out, the device resets so that if the firmware program gets corrupted, the device goes back to <sup>a</sup> known state. This is <sup>a</sup> normal device reset so all of the GPIO pins are open drain and the FPWM pins are driven low while the device is in reset. Checks are also done on each parameter that gets passed to make sure it falls within the acceptable range.

Error Correcting Code (ECC) is used to improve data integrity and provide high reliability storage of Data Flash contents. ECC uses dedicated hardware to generate extra check bits for the user data as it is written into the Flash memory. This adds an additional six bits to each 32-bit memory word stored into the Flash array. These extra check bits, along with the hardware ECC algorithm, allow for any single bit error to be detected and corrected when the Data Flash is read.

Texas INSTRUMENTS



**APPLICATION INFORMATION**

**Figure 22. Typical Application Schematic**

### **Layout guidelines**

The thermal pad provides <sup>a</sup> thermal and mechanical interface between the device and the printed circuit board (PCB). While device power dissipation is not of primary concern, <sup>a</sup> more robust thermal interface can help the internal temperature sensor provide <sup>a</sup> better representation of PCB temperature. Connect the exposed thermal pad of the PCB to the device  $V_{SS}$  pins and provide at least a 4 x 4 pattern of PCB vias to connect the thermal pad and  $V_{SS}$  pins to the circuit ground on other PCB layers.

For supply voltage decoupling, provide power supply pin bypass to the device as follows:

- •0.1µF, X7R ceramic in parallel with 0.01µF, X7R ceramic at pin 47 (BPCAP)
- •0.1 $\mu$ F, X7R ceramic in parallel with 4.7 $\mu$ F, X5R ceramic at pin 44 (V<sub>33D</sub>)
- 0.1 $\mu$ F, X7R ceramic at pin 7 (V<sub>33DIO</sub>)
- •0.1 $\mu$ F, X7R ceramic in parallel with 4.7 $\mu$ F, X5R ceramic at pin 46 (V<sub>33A</sub>)



Depending on use and application of the various GPIO signals used as digital outputs, some impedance control may be desired to quiet fast signal edges. For example, when using the FPWM pins for fan control or voltage margining the pin will be configured as <sup>a</sup> digital "clock" signal. Route these signals away from sensitive analog signals. It is also good design practice to provide <sup>a</sup> series impedance of 20-33 ohms at the signal source to slow fast digital edges.

### **Estimating ADC Reporting Accuracy**

The UCD90120 uses a 12-bit ADC and an internal 2.5V reference ( $V_{REF}$ ) to convert MON pin inputs into digitally reported voltages. The least significant bit (LSB) value is  $V_{LSB} = V_{REF}/2^N$  where N = 12, resulting in a VLSB = 610µV. The error in the reported voltage is <sup>a</sup> function of the ADC linearity errors and any variations in VREF. The total unadjusted error ( $E_{\text{TUE}}$ ) for the UCD90120 ADC is ±5 LSB and the variation of VREF is ±0.5% between 0°C and 125°C and  $\pm$ 1% between –40°C and 125°C. V<sub>TUE</sub> is calculated as V<sub>LSB</sub> x E<sub>TUE</sub>. The total reported voltage error with be the sum of the reference voltage error and  $V_{TUE}$ . At lower monitored voltages,  $V_{TUE}$  will dominate reported error while at higher monitored voltages the tolerance of  $V_{REF}$  will dominate the reported error. Reported error can be calculated using Equation 1 where REFTOL is the tolerance of  $V_{REF}$ ,  $V_{ACT}$  is the actual voltage being monitored at the MON pin and  $V_{REF}$  is the nominal voltage of the ADC reference.

$$
RPT_{ERR} = \left(\frac{1+REFTOL}{V_{ACT}}\right) \times \left(\frac{V_{REF} \times E_{TUE}}{4096} + V_{ACT}\right) - 1
$$
\n(1)

From Equation 1, for temperatures between 0°C and 125°C if  $V_{ACT} = 0.5V$ , then RPT<sub>ERR</sub> = 1.11%. If  $V_{ACT} = 2.2V$ , then RPT<sub>ERR</sub> = 0.64%. For the full operating temperature range of  $-40^{\circ}$ C to +125°C, if VACT = 0.5V, then RPT<sub>ERR</sub> = 1.62%. If  $V_{ACT}$  = 2.2V, then RPT<sub>ERR</sub> = 1.14%.

## **PACKAGING INFORMATION**



**(1)** The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

**LIFEBUY:** TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

**NRND:** Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

**(2)** Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check <http://www.ti.com/productcontent> for the latest availability information and additional product content details. **TBD:** The Pb-Free/Green conversion plan has not been defined.

**Pb-Free (RoHS):** TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

**Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

**Green (RoHS & no Sb/Br):** TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

**(3)** MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# **PACKAGE MATERIALS INFORMATION**

Texas<br>Instruments

## **TAPE AND REEL INFORMATION**





## **QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE**





TEXAS<br>INSTRUMENTS

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 10-Sep-2009



\*All dimensions are nominal



# **MECHANICAL DATA**



NOTES: All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5-1994. А.

- **B.** This drawing is subject to change without notice.
- $C.$ Quad Flatpack, No-leads (QFN) package configuration.
- $\bigtriangleup$  The package thermal pad must be soldered to the board for thermal and mechanical performance. See the Product Data Sheet for details regarding the exposed thermal pad dimensions.





### THERMAL INFORMATION

This package incorporates an exposed thermal pad that is designed to be attached directly to an external heatsink. The thermal pad must be soldered directly to the printed circuit board (PCB). After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC).

For information on the Quad Flatpack No-Lead (QFN) package and its advantages, refer to Application Report, QFN/SON PCB Attachment, Texas Instruments Literature No. SLUA271. This document is available at www.ti.com.

The exposed thermal pad dimensions for this package are shown in the following illustration.



NOTE: A. All linear dimensions are in millimeters



RGC (S-PVQFN-N64)

# PLASTIC QUAD FLATPACK NO-LEAD



NOTES:

A. All linear dimensions are in millimeters.

- B. This drawing is subject to change without notice.
- Publication IPC-7351 is recommended for alternate designs. C.

D. This package is designed to be soldered to a thermal pad on the board. Refer to Application Note, Quad Flat-Pack Packages, Texas Instruments Literature No. SLUA271, and also the Product Data Sheets for specific thermal information, via requirements, and recommended board layout. These documents are available at www.ti.com <http://www.ti.com>.

- E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC 7525 for stencil design considerations.
- $\mathsf{F}_\ast$ Customers should contact their board fabrication site for recommended solder mask tolerances and via tenting recommendations for vias placed in thermal pad.



### **IMPORTANT NOTICE**

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed.

TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third-party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

TI products are not authorized for use in safety-critical applications (such as life support) where a failure of the TI product would reasonably be expected to cause severe personal injury or death, unless officers of the parties have executed an agreement specifically governing such use. Buyers represent that they have all necessary expertise in the safety and regulatory ramifications of their applications, and acknowledge and agree that they are solely responsible for all legal, regulatory and safety-related requirements concerning their products and any use of TI products in such safety-critical applications, notwithstanding any applications-related information or support that may be provided by TI. Further, Buyers must fully indemnify TI and its representatives against any damages arising out of the use of TI products in such safety-critical applications.

TI products are neither designed nor intended for use in military/aerospace applications or environments unless the TI products are specifically designated by TI as military-grade or "enhanced plastic." Only products designated by TI as military-grade meet military specifications. Buyers acknowledge and agree that any such use of TI products which TI has not designated as military-grade is solely at the Buyer's risk, and that they are solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI products are neither designed nor intended for use in automotive applications or environments unless the specific TI products are designated by TI as compliant with ISO/TS 16949 requirements. Buyers acknowledge and agree that, if they use any non-designated products in automotive applications, TI will not be responsible for any failure to meet such requirements.

Following are URLs where you can obtain information on other Texas Instruments products and application solutions:



Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2010, Texas Instruments Incorporated